A new design of a low-power reversible Vedic multiplier

被引:8
|
作者
Rashno, Meysam [1 ]
Haghparast, Majid [2 ]
Mosleh, Mohammad [1 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Dezful Branch, Dezful, Iran
[2] Islamic Azad Univ, Dept Comp Engn, Yadegar E Imam Khomeini RAH Shahre Rey Branch, Tehran, Iran
关键词
Reversible Vedic multiplier; reversible logic; quantum computing; UT algorithm; COMPUTATION;
D O I
10.1142/S0219749920500021
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In recent years, there has been an increasing tendency towards designing circuits based on reversible logic, and has received much attention because of preventing internal power dissipation. In digital computing systems, multiplier circuits are one of the most fundamental and practical circuits used in the development of a wide range of hardware such as arithmetic circuits and Arithmetic Logic Unit (ALU). Vedic multiplier, which is based on Urdhva Tiryakbhayam (UT) algorithm, has many applications in circuit designing because of its high speed in performing multiplication compared to other multipliers. In Vedic multipliers, partial products are obtained through vertical and cross multiplication. In this paper, we propose four 2 x 2 reversible Vedic multiplier blocks and use each one of them in its right place. Then, we propose a 4 x 4 reversible Vedic multiplier using the four aforementioned multipliers. We prove that our design leads to better results in terms of quantum cost, number of constant inputs and number of garbage outputs, compared to the previous ones. We also expand our proposed design to n x n multipliers which enable us to develop our proposed design in every dimension. Moreover, we propose a formula in order to calculate the quantum cost of our proposed n x n reversible Vedic multiplier, which allows us to calculate the quantum cost even before designing the multiplier.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] Low-Power Modified Vedic Multiplier
    Kodali, Ravi Kishore
    Sivakumar, C.
    Jain, Vishal
    Boppana, Lakshmi
    [J]. 2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 454 - 458
  • [2] Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach
    Rakshith, T. R.
    Saligram, Rakshith
    [J]. PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 775 - 781
  • [3] Optimized Reversible Logic Design for Vedic Multiplier
    Ravali, B.
    Priyanka, M. Micheal
    Ravi, T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2015, : 127 - 133
  • [4] Design and Implementation of Low Power and High Performance Vedic Multiplier
    Raju, R.
    Veerakumar, S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 601 - 605
  • [5] Design of Adaptive Filter Using Vedic Multiplier for Low Power
    Chowdari, Ch. Pratyusha
    Seventline, J. Beatrice
    [J]. INFORMATION SYSTEMS DESIGN AND INTELLIGENT APPLICATIONS, VOL 2, INDIA 2016, 2016, 434 : 413 - 424
  • [6] The "quiet" state - A new approach to low-power multiplier design
    Mallios, N
    Burgess, N
    [J]. CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 2222 - 2226
  • [7] Design of Low Power Barrel Shifter and Vedic Multiplier with Kogge-Stone Adder Using Reversible Logic Gates
    Nikhil, G., V
    Vaibhav, B. P.
    Naik, Vishnu G.
    Premananda, B. S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1690 - 1694
  • [8] Design of an Efficient Multiplier Using Vedic Mathematics and Reversible Logic
    Gowthami, P.
    Satyanarayana, R. V. S.
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH, 2016, : 601 - 604
  • [9] A new design of parity preserving reversible Vedic multiplier targeting emerging quantum circuits
    Noorallahzadeh, Mojtaba
    Mosleh, Mohammad
    Ahmadpour, Seyed-Sajad
    Pal, Jayanta
    Sen, Bibhash
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2023, 36 (05)
  • [10] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338