A new design of parity preserving reversible Vedic multiplier targeting emerging quantum circuits

被引:11
|
作者
Noorallahzadeh, Mojtaba [1 ]
Mosleh, Mohammad [1 ]
Ahmadpour, Seyed-Sajad [2 ]
Pal, Jayanta [3 ]
Sen, Bibhash [4 ]
机构
[1] Islamic Azad Univ, Mat & Energy Res Ctr, Dezful Branch, Dezful, Iran
[2] Kadir Has Univ, Fac Engn & Nat Sci, Dept Comp Engn, Istanbul, Turkiye
[3] Tripura Univ, Dept Informat Technol, Agartala, West Tripura, India
[4] Natl Inst Engn & Technol, Dept Comp Sci & Technol, Durgapur, India
关键词
parity preserving; quantum circuit; quantum cost; reversible logic; Vedic multiplier; DOT CELLULAR-AUTOMATA; EFFICIENT DESIGN; ALGORITHM; ADDER; GATES;
D O I
10.1002/jnm.3089
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversible logic is used increasingly to design digital circuits with lower power consumption. The parity preserving (PP) property contributes to detect permanent and transient faults in reversible circuits by comparing the input and output parity. Multiplication is also considered one of the primary operations in both digital and analog circuits due to its wide applications in digital signal processing and computer arithmetic operations. Accordingly, Vedic mathematics, as a set of techniques sutras, has become popular and is extensively used to solve mathematical problems more efficiently and faster. This work proposes three PP reversible blocks, N-1, N-2, and N-3, which are used to develop a novel effective 2-bit PP reversible Vedic multiplier and 4-bit ripples carry adders (RCAs). Moreover, 2-bit Vedic multiplier and RCA are used to develop the 4-bit PP reversible Vedic multiplier. The proposed designs outperform the most relevant state-of-the-art structures in terms of garbage output (GO), constant input (CI), gate count (GC), and quantum cost (QC). Average savings of 22.37%, 35.44%, 35.44%, and 34.76%, and 17.76%, 26.60%, 24.52%, and 27.27% respectively, are observed for two-bit and four-bit PP reversible Vedic multipliers in terms of QC, GO, CI and GC as compared to previous works.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] Designing of Parity Preserving Reversible Vedic Multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2021, 60 (08) : 3024 - 3040
  • [2] Designing of Parity Preserving Reversible Vedic Multiplier
    Meysam Rashno
    Majid Haghparast
    Mohammad Mosleh
    [J]. International Journal of Theoretical Physics, 2021, 60 : 3024 - 3040
  • [3] A new design of parity-preserving reversible multipliers based on multiple-control toffoli synthesis targeting emerging quantum circuits
    NOORALLAHZADEH Mojtaba
    MOSLEH Mohammad
    DATTA Kamalika
    [J]. Frontiers of Computer Science., 2024, 18 (06)
  • [4] A new design of parity-preserving reversible multipliers based on multiple-control toffoli synthesis targeting emerging quantum circuits
    Mojtaba Noorallahzadeh
    Mohammad Mosleh
    Kamalika Datta
    [J]. Frontiers of Computer Science, 2024, 18
  • [5] A new design of parity-preserving reversible multipliers based on multiple-control toffoli synthesis targeting emerging quantum circuits
    Noorallahzadeh, Mojtaba
    Mosleh, Mohammad
    Datta, Kamalika
    [J]. FRONTIERS OF COMPUTER SCIENCE, 2024, 18 (06)
  • [6] Novel Optimum Parity-Preserving Reversible Multiplier Circuits
    Ehsan PourAliAkbar
    Keivan Navi
    Majid Haghparast
    Midia Reshadi
    [J]. Circuits, Systems, and Signal Processing, 2020, 39 : 5148 - 5168
  • [7] Novel Optimum Parity-Preserving Reversible Multiplier Circuits
    PourAliAkbar, Ehsan
    Navi, Keivan
    Haghparast, Majid
    Reshadi, Midia
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (10) : 5148 - 5168
  • [8] Design of Parity Preserving Reversible Sequential Circuits
    Abir, Md. Anwarul Islam
    Akhter, Arnisha
    Uddin, Md. Ashraf
    Islam, Md. Manowarul
    [J]. 2016 5TH INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS AND VISION (ICIEV), 2016, : 1022 - 1027
  • [9] On Design of Parity Preserving Reversible Adder Circuits
    Majid Haghparast
    Ali Bolhassani
    [J]. International Journal of Theoretical Physics, 2016, 55 : 5118 - 5135
  • [10] On Design of Parity Preserving Reversible Adder Circuits
    Haghparast, Majid
    Bolhassani, Ali
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2016, 55 (12) : 5118 - 5135