Effective Designs of Reversible Vedic Multiplier

被引:14
|
作者
Ariafar, Zahra [1 ]
Mosleh, Mohammad [1 ]
机构
[1] Islamic Azad Univ, Dezful Branch, Dept Comp Engn, Dezful, Iran
关键词
Nanotechnology; Reversible logic; Vedic multiplier; Parity preserving; Quantum cost;
D O I
10.1007/s10773-019-04145-0
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Power dissipation problem is one of the most challenging problems in designing conventional electronic circuits. One of the best approaches to overcome this problem is to design reversible circuits. Nowadays, reversible logic is considered as a new field of study that has various applications such as optical information processing, design of low power CMOS circuits, quantum computing, DNA computations, bioinformatics and nanotechnology. Due to the vulnerability of the digital circuits to different environmental factors, the design of circuits with error-detection capability is considered a necessity. Parity preserving technique is known as one of the most famous methods for providing error-detection ability. Multiplication operation is considered as one of the most important operations in computing systems, which can play a significant role in increasing the efficiency of such systems. In this paper, two efficient 4-bit reversible multipliers are proposed using the Vedic technique. The Vedic technique is able to increase the speed of multiplication operation by producing partial products and their sums simultaneously in a parallel manner. The first architecture lacks the parity preserving potential, while the second architecture has the ability parity preserving. Since a 4-bit Vedic multiplier includes 2-bit Vedic multipliers and 4-bit ripple carry adders (RCA), so in the first design, TG, PG and FG gates have been used to design an efficient 2-bit reversible Vedic multiplier, as well as PG gate and HNG block have been applied as a half-adder (HA) and full-adder (FA) in the 4-bit RCAs. Also, in the second design, 2-bit parity preserving reversible Vedic multiplier has been designed using FRG, DFG, ZCG and PPTG gates as well as ZCG and ZPLG blocks have been utilized as HA and FA in the 4-bit RCAs. Proposed designs are compared in terms of evaluation criteria of circuits such as gate count (GC), number of constant inputs (CI), number of garbage outputs (GO), quantum cost (QC), and hardware complexity. The results of the comparisons indicate that the proposed designs are more efficient compared to available counterparts.
引用
收藏
页码:2556 / 2574
页数:19
相关论文
共 50 条
  • [1] Effective Designs of Reversible Vedic Multiplier
    Zahra Ariafar
    Mohammad Mosleh
    [J]. International Journal of Theoretical Physics, 2019, 58 : 2556 - 2574
  • [2] APPLICATIONS OF VEDIC MULTIPLIER DESIGNS A REVIEW
    Kant, Akanksha
    Sharma, Shobha
    [J]. 2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2015,
  • [3] Designing of Parity Preserving Reversible Vedic Multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2021, 60 (08) : 3024 - 3040
  • [4] Optimized Reversible Logic Design for Vedic Multiplier
    Ravali, B.
    Priyanka, M. Micheal
    Ravi, T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2015, : 127 - 133
  • [5] Designing of Parity Preserving Reversible Vedic Multiplier
    Meysam Rashno
    Majid Haghparast
    Mohammad Mosleh
    [J]. International Journal of Theoretical Physics, 2021, 60 : 3024 - 3040
  • [6] HIGH SPEED VEDIC MULTIPLIER DESIGNS-A REVIEW
    Bansal, Yogita
    Madhu, Charu
    Kaur, Pardeep
    [J]. 2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [7] Design of an Efficient Multiplier Using Vedic Mathematics and Reversible Logic
    Gowthami, P.
    Satyanarayana, R. V. S.
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH, 2016, : 601 - 604
  • [8] A new design of a low-power reversible Vedic multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2020, 18 (03)
  • [9] Power-Effective Vedic-Hierarchical Multiplier
    Cheng, Wong Moon
    Arshad, Mohd Rizal
    [J]. INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2020, 12 (02): : 75 - 80
  • [10] High Speed Vedic Multiplier Used Vedic Mathematics
    Kahar, Dravik KishorBhai
    Mehta, Harsh
    [J]. 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 356 - 359