High Speed Vedic Multiplier Used Vedic Mathematics

被引:0
|
作者
Kahar, Dravik KishorBhai [1 ]
Mehta, Harsh [1 ]
机构
[1] Parul Univ, Elect & Commun, Vadodara, Gujarat, India
关键词
Vedic Mathematics; FPGA; MAC; Multiplier;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplier is main building block of all processor, which improves the speed of Digital Signal Processor (DSP). In special application in which we need to reduce the time delay. In proposed method, we design a Vedic multiplication algorithm by using Vedic mathematics formula Urdhava Tiryakbhyam method means vertically and cross wise. Vedic mathematics is mainly based on 16 Sutras and was rediscovered in early 20th century. In ancient time in India, people used this Sutra for decimal number multiplications effectively. The same basic concept of Vedic mathematics is applied to multiplication of binary number to make usable in the digital hardware system. The speed of the computation process is increased and the processing time is reduced due to decrease of combinational path delay compared to the existing multipliers. In our proposed multiplication algorithm, we get less time delay compared to other algorithms.[1]
引用
收藏
页码:356 / 359
页数:4
相关论文
共 50 条
  • [1] High Speed Multiplier Implementation Based on Vedic Mathematics
    Meghana, V.
    Sandhya, S.
    Aparna, R.
    Gururaj, C.
    [J]. 2015 INTERNATIONAL CONFERENCE ON SMART SENSORS AND SYSTEMS (IC-SSS 2015), 2015,
  • [2] Novel High Speed Vedic Mathematics Multiplier using Compressors
    Huddar, Sushma R.
    Rao, Sudhir
    Kalpana, M.
    Mohan, Surabhi
    [J]. 2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 465 - 469
  • [3] High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics
    Pradhan, Manoranjan
    Panda, Rutuparna
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (03) : 300 - 307
  • [4] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    [J]. 1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [5] Implementation of multiplier using Vedic mathematics
    Priya S, Sridevi Sathya
    Reddy, Chalimadugu Dinesh Kumar
    Reddy, Somsagar Ranganath
    Murugan, C. Arul
    [J]. MATERIALS TODAY-PROCEEDINGS, 2022, 65 : 3921 - 3926
  • [6] High Speed Vedic Multiplier for Digital Signal Processors
    Pushpangadan, Ramesh
    Sukumaran, Vineeth
    Innocent, Rino
    Sasikumar, Dinesh
    Sundar, Vaisak
    [J]. IETE JOURNAL OF RESEARCH, 2009, 55 (06) : 282 - 286
  • [7] HIGH SPEED VEDIC MULTIPLIER DESIGNS-A REVIEW
    Bansal, Yogita
    Madhu, Charu
    Kaur, Pardeep
    [J]. 2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [8] Design of Complex Multiplier Using Vedic Mathematics
    Hassan, Hasliza
    Hwa, K. B.
    Akhball, S. I. M.
    Kambas, M. F.
    Jamaludin, I. I.
    [J]. INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2023, 15 (03): : 199 - 207
  • [9] Design and Comparison of Multiplier using Vedic Mathematics
    Mistri, Nikhil R.
    Somani, S. B.
    Shete, V. V.
    [J]. 2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 2, 2016, : 92 - 96
  • [10] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248