HIGH SPEED VEDIC MULTIPLIER DESIGNS-A REVIEW

被引:0
|
作者
Bansal, Yogita [1 ]
Madhu, Charu [1 ]
Kaur, Pardeep [1 ]
机构
[1] Panjab Univ, Univ Inst Engn & Technol, Dept Elect & Commun, Chandigarh 160014, India
关键词
Vedic Multiplier; Urdhva Tiryakbhyam (UT); Compressor Adder;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Multipliers are the key block in high speed arithmetic logic units, multiplier and accumulate units, digital signal processing units etc. With the increasing constraints on delay, more and more emphasis is being laid on design of faster multiplications. To enhance speed many modifications over the standard modified booth algorithm, Wallace tree methods for multiplier design have been made and several new techniques are being worked upon. Amongst these Vedic multipliers based on Vedic mathematics are presently under focus due to these being one of the fastest and low power multiplier. There are sixteen sutras in Vedic multiplication in which "Urdhva Tiryakbhyam" has been noticed to be the most efficient one in terms of speed. A large number of high speed Vedic multipliers have been proposed with Urdhva Tiryakbhyam sutra. Few of them are presented in this paper giving an insight into their methodology, merits and demerits. Compressor based Vedic Multipliers show considerable improvements in speed and area efficiency over the conventional ones.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] APPLICATIONS OF VEDIC MULTIPLIER DESIGNS A REVIEW
    Kant, Akanksha
    Sharma, Shobha
    [J]. 2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2015,
  • [2] High Speed Vedic Multiplier Used Vedic Mathematics
    Kahar, Dravik KishorBhai
    Mehta, Harsh
    [J]. 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 356 - 359
  • [3] High Speed Multiplier Implementation Based on Vedic Mathematics
    Meghana, V.
    Sandhya, S.
    Aparna, R.
    Gururaj, C.
    [J]. 2015 INTERNATIONAL CONFERENCE ON SMART SENSORS AND SYSTEMS (IC-SSS 2015), 2015,
  • [4] High Speed Vedic Multiplier for Digital Signal Processors
    Pushpangadan, Ramesh
    Sukumaran, Vineeth
    Innocent, Rino
    Sasikumar, Dinesh
    Sundar, Vaisak
    [J]. IETE JOURNAL OF RESEARCH, 2009, 55 (06) : 282 - 286
  • [5] Effective Designs of Reversible Vedic Multiplier
    Ariafar, Zahra
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (08) : 2556 - 2574
  • [6] Effective Designs of Reversible Vedic Multiplier
    Zahra Ariafar
    Mohammad Mosleh
    [J]. International Journal of Theoretical Physics, 2019, 58 : 2556 - 2574
  • [7] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248
  • [8] Novel High Speed Vedic Mathematics Multiplier using Compressors
    Huddar, Sushma R.
    Rao, Sudhir
    Kalpana, M.
    Mohan, Surabhi
    [J]. 2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 465 - 469
  • [9] High speed Vedic Multiplier for Image processing using FPGA
    Jayakumar, S.
    Sumathi, S.
    [J]. PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [10] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    [J]. PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939