Effective Designs of Reversible Vedic Multiplier

被引:14
|
作者
Ariafar, Zahra [1 ]
Mosleh, Mohammad [1 ]
机构
[1] Islamic Azad Univ, Dezful Branch, Dept Comp Engn, Dezful, Iran
关键词
Nanotechnology; Reversible logic; Vedic multiplier; Parity preserving; Quantum cost;
D O I
10.1007/s10773-019-04145-0
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Power dissipation problem is one of the most challenging problems in designing conventional electronic circuits. One of the best approaches to overcome this problem is to design reversible circuits. Nowadays, reversible logic is considered as a new field of study that has various applications such as optical information processing, design of low power CMOS circuits, quantum computing, DNA computations, bioinformatics and nanotechnology. Due to the vulnerability of the digital circuits to different environmental factors, the design of circuits with error-detection capability is considered a necessity. Parity preserving technique is known as one of the most famous methods for providing error-detection ability. Multiplication operation is considered as one of the most important operations in computing systems, which can play a significant role in increasing the efficiency of such systems. In this paper, two efficient 4-bit reversible multipliers are proposed using the Vedic technique. The Vedic technique is able to increase the speed of multiplication operation by producing partial products and their sums simultaneously in a parallel manner. The first architecture lacks the parity preserving potential, while the second architecture has the ability parity preserving. Since a 4-bit Vedic multiplier includes 2-bit Vedic multipliers and 4-bit ripple carry adders (RCA), so in the first design, TG, PG and FG gates have been used to design an efficient 2-bit reversible Vedic multiplier, as well as PG gate and HNG block have been applied as a half-adder (HA) and full-adder (FA) in the 4-bit RCAs. Also, in the second design, 2-bit parity preserving reversible Vedic multiplier has been designed using FRG, DFG, ZCG and PPTG gates as well as ZCG and ZPLG blocks have been utilized as HA and FA in the 4-bit RCAs. Proposed designs are compared in terms of evaluation criteria of circuits such as gate count (GC), number of constant inputs (CI), number of garbage outputs (GO), quantum cost (QC), and hardware complexity. The results of the comparisons indicate that the proposed designs are more efficient compared to available counterparts.
引用
收藏
页码:2556 / 2574
页数:19
相关论文
共 50 条
  • [31] Optimization for Addition of Partial Product in Vedic Multiplier
    Sayyad, M. A.
    Kyatanavar, D. N.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2017,
  • [32] Design and Comparison of Multiplier using Vedic Mathematics
    Mistri, Nikhil R.
    Somani, S. B.
    Shete, V. V.
    [J]. 2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 2, 2016, : 92 - 96
  • [33] Implementation of Vedic Multiplier Technique on Multicore Processor
    Tuwanuti, Panwit
    Thongbai, Nopphagaw
    [J]. TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [34] Design of Vedic Multiplier using Adiabatic Logic
    Singh, Shashank
    Sasamal, Trailokya Nath
    [J]. 2015 1ST INTERNATIONAL CONFERENCE ON FUTURISTIC TRENDS ON COMPUTATIONAL ANALYSIS AND KNOWLEDGE MANAGEMENT (ABLAZE), 2015, : 438 - 441
  • [35] Low-Power Modified Vedic Multiplier
    Kodali, Ravi Kishore
    Sivakumar, C.
    Jain, Vishal
    Boppana, Lakshmi
    [J]. 2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 454 - 458
  • [36] Design and Comparison of Multiplier using Vedic Sutras
    Lad, Shraddha
    Bendre, Varsha S.
    [J]. 2019 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2019,
  • [37] Implementation of High Performance Vedic Multiplier and Design of DSP Operations Using Vedic Sutra
    Srimani, Supriyo
    Kundu, Diptendu Kumar
    Panda, Saradindu
    Maji, B.
    [J]. COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 443 - 449
  • [38] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    [J]. 2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [39] Design of Low Power Barrel Shifter and Vedic Multiplier with Kogge-Stone Adder Using Reversible Logic Gates
    Nikhil, G., V
    Vaibhav, B. P.
    Naik, Vishnu G.
    Premananda, B. S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1690 - 1694
  • [40] Design Of Vedic IEEE 754 Floating Point Multiplier
    Havaldar, Soumya
    Gurumurthy, K. S.
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1131 - 1135