Low power and high speed 8x8 bit multiplier using non-clocked Pass Transistor Logic

被引:0
|
作者
Senthilpari, C. [1 ]
Singh, Ajay Kumar [1 ]
Diwakar, K. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Jalan Ayer Keroh Lama 75450, Melaka, Malaysia
关键词
8 bit multiplier; multiplexing control input techniques; power dissipation; propagation delay; VLSI CAD tools and Energy Per Instruction;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we have analyzed an 8-bit multiplier circuit using non clocked pass gate families with help of carry save multiplier (CSA) technique. The multiplier cell of the adder is designed by using pass transistors (n-transistors), p-transistors used as cross-coupled devices. The adder cell is designed by using multiplexing control input techniques. A combination of n- and p-transistors used on the mirror logic and inverters of full adder circuit. These multipliers are useful in the portable battery operated multimedia devices for energy efficient. The 8 bit multiplier circuit has been simulated using microwind3 VLSI layout CAD tool. We have analyzed the power dissipation, propagation delay, PDP and EPI (energy per instruction) and compared our results with other pass transistor logics as well as published results. From the simulated results it was found that the power dissipation and propagation delay are low in our designed non-clocked pass transistor logics. Our multiplier circuit shows a power dissipation improvement of 97.6% from Amir et.al and 46.30%, 23.24% and 0.15% from Rizwan et.al. Our multipliers gives better propagation delay compared to Rizwan et. al that are 89.56%, 88.39% and 88.31%
引用
收藏
页码:1374 / 1378
页数:5
相关论文
共 50 条
  • [21] Design and Implementation of Low Power, High-Speed Configurable Approximation 8-Bit Booth Multiplier
    Kumar, Sampath
    Poonia, Minakshi
    Kumar, Rahul
    Sharma, Gaurav
    Kumar, Somesh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (17)
  • [22] A HIGH-SPEED LSI GAAS 8BY8-BIT PARALLEL MULTIPLIER
    LEE, FS
    KAELIN, GR
    WELCH, BM
    ZUCCA, R
    SHEN, E
    ASBECK, P
    LEE, CP
    KIRKPATRICK, CG
    LONG, SI
    EDEN, RC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) : 638 - 647
  • [23] A low power high speed Error Correction Code macro using complementary pass transistor logic circuit
    Wang, LK
    Chen, HH
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 17 - 20
  • [24] LOW POWER, LOW LATENCY, HIGH THROUGHPUT 16-BIT CSA ADDER USING NONCLOCKED PASS-TRANSISTOR LOGIC
    Senthilpari, C.
    Diwakar, K.
    Singh, Ajay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 581 - 596
  • [25] A GAAS 8X8-BIT MULTIPLIER ACCUMULATOR USING JFET DCFL
    GONOI, K
    HONBORI, I
    WADA, M
    TOGASHI, K
    KATO, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (04) : 523 - 529
  • [26] A low-power 16 x 16-b parallel multiplier utilizing pass-transistor logic
    Law, CF
    Rofail, SS
    Yeo, KS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (10) : 1395 - 1399
  • [27] High spatial resolution detector using an 8x8 MLS crystal array and a quad anode photo-multiplier
    Kim, CL
    McDaniel, DL
    2002 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-3, 2003, : 1665 - 1669
  • [28] A High Speed and Low Power 4-Bit Multiplier using FinFET Technology
    Bathla, Shikha
    Purohit, Nidhi
    PROCEEDINGS ON 2016 2ND INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2016, : 61 - 64
  • [29] A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths
    Cherkauer, BS
    Friedman, EG
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 53 - 56
  • [30] FPGA Implementation of high speed 8-bit Vedic multiplier using barrel shifter
    Kumar, Pavan U. C. S.
    Goud, Saiprasad A.
    Radhika, A.
    2013 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2013,