共 50 条
- [23] A low power high speed Error Correction Code macro using complementary pass transistor logic circuit TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 17 - 20
- [27] High spatial resolution detector using an 8x8 MLS crystal array and a quad anode photo-multiplier 2002 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-3, 2003, : 1665 - 1669
- [28] A High Speed and Low Power 4-Bit Multiplier using FinFET Technology PROCEEDINGS ON 2016 2ND INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2016, : 61 - 64
- [29] A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 53 - 56
- [30] FPGA Implementation of high speed 8-bit Vedic multiplier using barrel shifter 2013 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2013,