A COST EFFECTIVE IMPLEMENTATION OF 8X8 TRANSFORM OF HEVC FROM H.264/AVC

被引:0
|
作者
Martuza, Muhammad [1 ]
Wahid, Khan [1 ]
机构
[1] Univ Saskatchewan, Dept Elect & Comp Engn, Saskatoon, SK, Canada
关键词
8x8 Inverse Integer Transform; Multi standard IDCT; HEVC; H.264/AVC; ARCHITECTURE;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The state of the art video standard H.264/AVC is very popular worldwide for its efficient coding techniques. But recently the ITU-T Video Coding Experts Group (VCEG) and ISO/IEC Moving Picture Expert Group (MPEG) have been jointly developing the next generation video standard, called High Efficiency Video Coding (HEVC) which is expected to be more efficient in coding video. In this paper, we present a shared architecture which can compute the 8x8 Inverse Discrete Cosine Transform (IDCT) of the HEVC from that of the H.264/AVC using a new mapping technique. The hardware share approach ensures the maximum circuits reuse during the computation. The architecture is designed with only adders and shifters to reduce the hardware cost significantly. The design is implemented on FPGA and later synthesized in CMOS 0.18um technology. The results show that the proposed design has the maximum decoding capability of 67fps for 1080p full HD video.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A New Hardware Implementation Of The H.264 8x8 Transform And Quantization
    Park, Jeoong Sung
    Ogunfunmi, Tokunbo
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1- 8, PROCEEDINGS, 2009, : 585 - +
  • [2] Fast Calculation of 8x8 Integer DCT in the Software Implementation of H.264/AVC
    Zargari, Farzad
    Ghorbani, Sedighe
    [J]. 2013 7TH INTERNATIONAL CONFERENCE ON APPLICATION OF INFORMATION AND COMMUNICATION TECHNOLOGIES (AICT), 2013, : 27 - 30
  • [3] H.264 8x8 Inverse Transform Architecture Optimization
    Pereira, Fabio
    Borin, Andre
    Susin, Altamiro
    [J]. GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 83 - 84
  • [4] Cost-effective hardware sharing architectures of fast 8x8 and 4x4 integer transforms for H.264/AVC
    Fan, Chih-Peng
    [J]. 2006 IEEE Asia Pacific Conference on Circuits and Systems, 2006, : 776 - 779
  • [5] Low cost high throughput pipelined architecture of 2-D 8x8 integer transforms for H.264/AVC
    Sharma, Meeturani
    Tiwari, Honey Durga
    Cho, Yong Beom
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (08) : 1033 - 1045
  • [6] Adaptive block-size transform based on extended integer 8x8/4x4 transforms for H.264/AVC
    Qi, Honggang
    Gao, Wen
    Ma, Siwei
    Zhao, Debin
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 1341 - +
  • [7] A high-throughput ASIC processor for 8 x 8 transform coding in H.264/AVC
    Michell, Juan A.
    Solana, Jose M.
    Ruiz, Gustavo A.
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2011, 26 (02) : 93 - 104
  • [8] Cost Effective Hardware Sharing Architecture for Fast 1-D 8x8 Forward and Inverse Integer Transforms of H.264/AVC High Profile
    Su, Guo-An
    Fan, Chih-Peng
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1332 - 1335
  • [9] A high-performance hardware implementation of the H.264 simplified 8x8 transformation and quantization
    Amer, H
    Badawy, W
    Jullien, G
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 1137 - 1140
  • [10] FAST CALCULATION OF 8 Χ 8 INTEGER DCT IN THE SOFTWARE IMPLEMENTATION OF H.264/AVC
    Zargari, Farzad
    Ghorbani, Sedighe
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)