8x8 SFQ based Multiplier design using Verilog in Cadence

被引:0
|
作者
Hosamani, Ravi [1 ]
Patil, Vishwas [1 ]
Rakesh, H. M. [1 ]
Manu, T. M. [1 ]
Saraf, Chetan [1 ]
Kumar, Praveen Y. G. [2 ]
机构
[1] KLE Inst Technol, Dept Elect & Commun Engg, Hubballi, India
[2] SSAHE, Sri Siddhartha Inst Technol, Dept Elect & Commun Engg, Tumkur, India
关键词
Multiplier; RTL; Verilog; SFQ; physical design;
D O I
10.1109/ICMNWC52512.2021.9688467
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
For any Digital Signal Processing application, designing an efficient multiplier for any filter plays a vital role. The proposed methodology is to design an efficient 8-Bit SFQ multiplier. SFQ circuits have a larger advantage than semiconductor circuits, even though semiconductor circuits require a refrigeration system. The operation speed and power dissipation are two advantages of the SFQ logic. To implement this SFR logic an efficient carry select adder is designed. Modified Booth Encoder has been used to reduce the computations. The ASIC design procedure followed using cadence for 45nm CMOS technology as well comparison has made with parameters like area, delay, power dissipation.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178
  • [2] 8X8 BIT PIPELINED DADDA MULTIPLIER IN CMOS
    CRAWLEY, DG
    AMARATUNGA, GAJ
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1988, 135 (06): : 231 - 240
  • [3] A 145μW 8x8 Parallel Multiplier based on Optimized Bypassing Architecture
    Hong, Sunjoo
    Roh, Taehwan
    Yoo, Hoi-Jun
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1175 - 1178
  • [4] Design of a low-power, high performance, 8x8 bit multiplier using a Shannon-based adder cell
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    [J]. MICROELECTRONICS JOURNAL, 2008, 39 (05) : 812 - 821
  • [5] An 8x8 adiabatic quasi-static CMOS multiplier
    Mak, WS
    Chan, CF
    Cheung, KW
    Choy, CS
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 553 - 556
  • [6] High speed and High Throughput 8x8 Bit Multiplier using a Shannon-based Adder cell
    Senthilpari, C.
    Diwakar, K.
    Singh, Ajay Kumar
    [J]. TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2429 - 2433
  • [7] '8X8'
    FEDERMAN, R
    [J]. POETRY AUSTRALIA, 1976, (59): : 14 - 14
  • [8] Low-Cost and High-Performance 8x8 Booth Multiplier
    Boppana, Naga Venkata Vijaya Krishna
    Kommareddy, Jeevani
    Ren, Saiyu
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) : 4357 - 4368
  • [9] Design of an 8x8 SiGe BiCMOS Butler Matrix
    Calzona, D.
    Boccia, L.
    Scaccianoce, S.
    Amendola, G.
    [J]. 2018 18TH MEDITERRANEAN MICROWAVE SYMPOSIUM (MMS), 2018, : 124 - 127
  • [10] A MULTICHORD SPECTROMETER USING AN 8X8 ANODE PHOTOMULTIPLIER
    CAROLAN, PG
    OCONNELL, R
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 1995, 66 (02): : 1184 - 1188