A New Hybrid Asymmetric Multilevel Inverter with Reduced Number Of Switches

被引:0
|
作者
Prabaharan, N. [1 ]
Palanisamy, K. [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Vellore, Tamil Nadu, India
关键词
multilevel inverter; pulse width modulation; reduced switch MLI; asymmetric; total harmonic distortion; TOPOLOGIES; VOLTAGE;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper proposes a new hybrid asymmetric multilevel inverter for generating the higher number of levels with reduced number of power semiconductor switches. The hybrid asymmetric multilevel inverter consists of full bridge inverter and reduced switch inverter topology. The reduced switch inverter topology can generate 13-level output voltage without utilizing full bridge inverter. When the full bridge inverter is combined with reduced switch inverter topology, it can generate the 27-level output voltage. Sinusoidal pulse width modulation technique is used to trigger the multilevel inverter switches and to achieve high-quality output voltage with lesser total harmonic distortion. The performance of proposed multilevel inverter is tested by MATLAB/SIMULINK and validated the results with different parameters. The output voltage level of proposed multilevel inverter is satisfied IEEE519 harmonic standard without using any passive filters.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] New Multilevel Inverter Topology with reduced number of Switches using Advanced Modulation Strategies
    Rao, S. Nagaraja
    Kumar, D. V. Ashok
    Babu, Ch Sai
    2013 INTERNATIONAL CONFERENCE ON POWER, ENERGY AND CONTROL (ICPEC), 2013, : 693 - 699
  • [42] A New Multilevel Inverter with Fewer Number of Control Switches
    Pachagade, Ruchi M.
    Ranjana, Mahajan Sagar Bhaskar
    Maroti, Pandav Kiran
    Maheshwari, Ruchita
    2015 CONFERENCE ON POWER, CONTROL, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES FOR SUSTAINABLE GROWTH (PCCCTSG), 2015, : 246 - U568
  • [43] New multilevel inverter topology with minimum number of switches
    Ahmed, Rokan Ali
    Mekhilef, S.
    Ping, Hew Wooi
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1862 - 1867
  • [44] A Novel Asymmetric Multilevel Inverter with Reduced Number of Switches for Grid-tied Solar PV System
    Siva, Asapu
    Rajendran, Vanitha
    RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2022, 15 (05) : 379 - 389
  • [45] A Cascaded Asymmetric Multilevel Inverter with Minimum Number of Switches for Solar Applications
    Draxe, Kaustubh P.
    Ranjana, Mahajan Sagar Bhaskar
    Pandav, Kiran M.
    2014 POWER AND ENERGY SYSTEMS CONFERENCE: TOWARDS SUSTAINABLE ENERGY, 2014,
  • [46] Comparison of Symmetrical and Asymmetrical Multilevel Inverter Topologies with Reduced Number of Switches
    Rani, P. Sudha
    Prasadarao, V. S. K.
    Subbarao, Koppineni R. N. V.
    2014 International Conference on Smart Electric Grid (ISEG), 2014,
  • [47] A New Asymmetric Cascaded Multilevel Converter Topology With Reduced Voltage Stress and Number of Switches
    Samanbakhsh, Rahim
    Ibanez, Federico Martin
    Koohi, Peyman
    Martin, Fernando
    IEEE ACCESS, 2021, 9 : 92276 - 92287
  • [48] A Multilevel Inverter Topology with Reduced Switches
    Ahmad, Mafaz
    Ul Mehmood, Mussawir
    Nawaz, Habiba
    Umair, Muhammad
    Hussian, Qasim
    Raza, Muhammad Ahmed
    2018 IEEE 21ST INTERNATIONAL MULTI-TOPIC CONFERENCE (INMIC), 2018,
  • [49] A Multilevel Inverter with Reduced Power Switches
    Ebrahim Babaei
    Sara Laali
    Arabian Journal for Science and Engineering, 2016, 41 : 3605 - 3617
  • [50] A Multilevel Inverter with Reduced Power Switches
    Babaei, Ebrahim
    Laali, Sara
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2016, 41 (09) : 3605 - 3617