A New Hybrid Asymmetric Multilevel Inverter with Reduced Number Of Switches

被引:0
|
作者
Prabaharan, N. [1 ]
Palanisamy, K. [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Vellore, Tamil Nadu, India
关键词
multilevel inverter; pulse width modulation; reduced switch MLI; asymmetric; total harmonic distortion; TOPOLOGIES; VOLTAGE;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper proposes a new hybrid asymmetric multilevel inverter for generating the higher number of levels with reduced number of power semiconductor switches. The hybrid asymmetric multilevel inverter consists of full bridge inverter and reduced switch inverter topology. The reduced switch inverter topology can generate 13-level output voltage without utilizing full bridge inverter. When the full bridge inverter is combined with reduced switch inverter topology, it can generate the 27-level output voltage. Sinusoidal pulse width modulation technique is used to trigger the multilevel inverter switches and to achieve high-quality output voltage with lesser total harmonic distortion. The performance of proposed multilevel inverter is tested by MATLAB/SIMULINK and validated the results with different parameters. The output voltage level of proposed multilevel inverter is satisfied IEEE519 harmonic standard without using any passive filters.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A Modified Symmetric and Asymmetric Multilevel Power Inverter with Reduced Number of Power Switches Controlled by MPC
    Mosa, Mostafa
    Balog, Robert S.
    Abu-Rub, Haitham
    Elbuluk, Malik
    2017 THIRTY SECOND ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2017, : 488 - 493
  • [32] Multilevel Single Phase Isolated Inverter with Reduced Number of Switches
    Verdugo, Cristian
    Candela, Jose I.
    Elsaharty, Mohamed A.
    Rodriguez, Pedro
    2018 7TH INTERNATIONAL CONFERENCE ON RENEWABLE ENERGY RESEARCH AND APPLICATIONS (ICRERA), 2018, : 1202 - 1208
  • [33] A Novel Cascaded Asymmetrical Multilevel Inverter With Reduced Number of Switches
    Boora, Kamaldeep
    Kumar, Jagdish
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (06) : 7389 - 7399
  • [34] Cascaded multilevel inverter with regeneration capability and reduced number of switches
    Lezana, Pablo
    Rodriguez, Jose
    Oyarzun, Diego A.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (03) : 1059 - 1066
  • [35] General topology for asymmetrical multilevel inverter with reduced number of switches
    Boora, Kamaldeep
    Kumar, Jagdish
    IET POWER ELECTRONICS, 2017, 10 (15) : 2034 - 2041
  • [36] Performance Investigation of Sub Multilevel Inverter with Reduced Number of Switches
    Sowjanya, Thaticharla
    Veerendranath, K.
    2018 NATIONAL POWER ENGINEERING CONFERENCE (NPEC), 2018,
  • [37] A new asymmetric hybrid multilevel inverter
    Luo, FL
    Liu, Y
    IPEC 2003: PROCEEDINGS OF THE 6TH INTERNATIONAL POWER ENGINEERING CONFERENCE, VOLS 1 AND 2, 2003, : 311 - 316
  • [38] Modified hybrid multilevel inverter with reduced number of switches for PV application with smart IoT system
    Doss M.A.N.
    Christy A.A.
    krishnamoorthy R.
    Journal of Ambient Intelligence and Humanized Computing, 2024, 15 (Suppl 1) : 27 - 27
  • [39] New Grid-tied Cascaded Multilevel Inverter Topology with Reduced Number of Switches
    Sajedi, Shahab
    Basu, Malabika
    Farrell, Michael
    2017 52ND INTERNATIONAL UNIVERSITIES POWER ENGINEERING CONFERENCE (UPEC), 2017,
  • [40] New Approach to Design of Multilevel Inverter with Reduced Number of Switches along with Fault Detection
    Rani, Pooja
    Singh, Varsha
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICCS), 2019, : 813 - 817