Performance Evaluation of Buffer Sharing Routers for Network on Chip

被引:0
|
作者
Hassan, Hossam [1 ,2 ]
Said, Mostafa [3 ,4 ]
Kim, HyungWon [1 ]
机构
[1] Chungbuk Natl Univ, Dept Elect Engn, Cheongju 361763, South Korea
[2] Natl Telecommun Inst, Elect Dept, Cairo 11768, Egypt
[3] Assiut Univ, Dept Elect Engn, Assiut, Egypt
[4] Sun Yat Sen Univ Carnegie Mellon Univ SYSU CMU Jo, Guangzhou, Guangdong, Peoples R China
关键词
ARCHITECTURE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Packet buffers in Network on Chips (NoCs) are the most expensive resource for its power and area consumption. Most of the applications that run based on NoC platforms have different traffic patterns. The packets of these traffics are generally not uniformly distributed on routers buffers, hence, many buffers will be inefficiently utilized. This paper presents buffer sharing architectures for NoC routers, which can reduce the sizes of NoC routers' buffers. We analyze two router architectures: Four-Port Buffer Sharing (4PBS) router and Two-Port Buffer Sharing (2PBS) router. Performance evaluation shows that 4PBS router outperforms 2PBS router in the delay and throughput of packet delivery while 2PBS incurs lower overhead in the controller complexity and power overhead.
引用
收藏
页码:149 / 152
页数:4
相关论文
共 50 条
  • [1] ElastiStore: An Elastic Buffer Architecture for Network-on-Chip Routers
    Seitanidis, I.
    Psarras, A.
    Dimitrakopoulos, G.
    Nicopoulos, C.
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [2] Simulation Analysis and Performance Evaluation of Four Innovative Routers for Network on Chip
    Mittal, Himani
    Kumar, Yogendera
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 498 - 503
  • [3] DPSB: Dual Port Shared Buffer Mechanism for Efficient Buffer Utilization in Network on Chip Routers
    Hassan, Hossam
    Shalaby, Ahmed
    Kim, HyungWon
    [J]. 2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 135 - 136
  • [4] A Performance Model for Network-on-Chip Wormhole Routers
    Zhang, Youhui
    Dong, Xiaoguo
    Gan, Siqing
    Zheng, Weimin
    [J]. JOURNAL OF COMPUTERS, 2012, 7 (01) : 76 - 84
  • [5] Model of Network-on-Chip routers and performance analysis
    Zhang, Youhui
    Dong, Xiaoguo
    Gan, Siqing
    Zheng, Weimin
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (13): : 986 - 993
  • [6] Roundabout: a Network-on-Chip Router with Adaptive Buffer Sharing
    Effiong, Charles
    Sassatelli, Gilles
    Gamatie, Abdoulaye
    [J]. 2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 65 - 68
  • [7] A dynamic distribution of the input buffer for on-chip routers
    Fan Lifang
    Zhang Xingming
    Chen Ting
    [J]. PROCEEDINGS OF THE 2016 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONICS ENGINEERING AND COMPUTER SCIENCE (ICEEECS 2016), 2016, 50 : 287 - 292
  • [8] Achieving High-Performance On-Chip Networks With Shared-Buffer Routers
    Tran, Anh T.
    Baas, Bevan M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1391 - 1403
  • [9] Evaluation of Buffer Organizations for Network-on-Chip
    Jing, Ming'e
    Ren, Pengshuai
    Zhou, Weichao
    Yu, Zhiyi
    Zeng, Xiaoyang
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1403 - 1405
  • [10] A New Reliability Evaluation Methodology and its Application to Network-on-Chip Routers
    Kia, Hamed S.
    Ababei, Cristinel
    [J]. 2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 259 - 262