Performance Evaluation of Buffer Sharing Routers for Network on Chip

被引:0
|
作者
Hassan, Hossam [1 ,2 ]
Said, Mostafa [3 ,4 ]
Kim, HyungWon [1 ]
机构
[1] Chungbuk Natl Univ, Dept Elect Engn, Cheongju 361763, South Korea
[2] Natl Telecommun Inst, Elect Dept, Cairo 11768, Egypt
[3] Assiut Univ, Dept Elect Engn, Assiut, Egypt
[4] Sun Yat Sen Univ Carnegie Mellon Univ SYSU CMU Jo, Guangzhou, Guangdong, Peoples R China
关键词
ARCHITECTURE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Packet buffers in Network on Chips (NoCs) are the most expensive resource for its power and area consumption. Most of the applications that run based on NoC platforms have different traffic patterns. The packets of these traffics are generally not uniformly distributed on routers buffers, hence, many buffers will be inefficiently utilized. This paper presents buffer sharing architectures for NoC routers, which can reduce the sizes of NoC routers' buffers. We analyze two router architectures: Four-Port Buffer Sharing (4PBS) router and Two-Port Buffer Sharing (2PBS) router. Performance evaluation shows that 4PBS router outperforms 2PBS router in the delay and throughput of packet delivery while 2PBS incurs lower overhead in the controller complexity and power overhead.
引用
收藏
页码:149 / 152
页数:4
相关论文
共 50 条
  • [31] Performance evaluation of chip breaker utilizing neural network
    Kim, Hong-Gyoo
    Sim, Jae-Hyung
    Kweon, Hyeog-Jun
    [J]. JOURNAL OF MATERIALS PROCESSING TECHNOLOGY, 2009, 209 (02) : 647 - 656
  • [32] Efficient Network on Chip (NoC) using heterogeneous circuit switched routers
    Naik, Anuja
    Ramesh, Tirumale K.
    [J]. 2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [33] Routing Aware and Runtime Detection for Infected Network-on-Chip Routers
    Daoud, Luka
    Rafla, Nader
    [J]. 2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 775 - 778
  • [34] SmartFork: Partitioned Multicast Allocation and Switching in Network-on-Chip Routers
    Konstantinou, Dimitrios
    Nicopoulos, Chrysostomos
    Lee, Junghee
    Sirakoulis, Georgios Ch
    Dimitrakopoulos, Giorgos
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [35] ViChaR: A dynamic virtual channel regulator for network-on-chip routers
    Nicopoulos, Chrysostomos A.
    Park, Dongkook
    Kim, Jongman
    Vijaykrishnan, N.
    Yousif, Mazin S.
    Das, Chita R.
    [J]. MICRO-39: PROCEEDINGS OF THE 39TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2006, : 333 - +
  • [36] Router with Centralized Buffer for Network-on-Chip
    Wang, Ling
    Zhang, Jianwen
    Yang, Xiaoqing
    Wen, Dongxin
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 469 - 474
  • [37] Probabilistic Analysis of Power-Gating in Network-on-Chip Routers
    Nasirian, Nasim
    Soosahabi, Reza
    Bayoumi, Magdy A.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (02) : 242 - 246
  • [38] A High-Performance Network Interface Architecture for NoCs Using Reorder Buffer Sharing
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    [J]. PROCEEDINGS OF THE 18TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2010, : 546 - 550
  • [39] Novel Self-Compacting Buffer Schemes to Improve Performance of Systems with Network on Chip
    Liu, Jin
    Ren, Hongmin
    Delgado-Frias, Jose G.
    Kim, Jeong-Uk
    Wang, Jin
    [J]. INTERNATIONAL JOURNAL OF FUTURE GENERATION COMMUNICATION AND NETWORKING, 2012, 5 (03): : 21 - 30
  • [40] Novel self-compacting buffer schemes to improve performance of systems with network on chip
    [J]. Liu, J. (jinliu@shmtu.edu.cn), 1600, Science and Engineering Research Support Society, Room 402, Man-Je Bld., 449-8, Ojung-Dong, Daedoek-Gu, Korea, Republic of (05):