ElastiStore: An Elastic Buffer Architecture for Network-on-Chip Routers

被引:0
|
作者
Seitanidis, I. [1 ]
Psarras, A. [1 ]
Dimitrakopoulos, G. [1 ]
Nicopoulos, C. [2 ]
机构
[1] Democritus Univ Thrace, Elect & Comp Engn, GR-67100 Xanthi, Greece
[2] Univ Cyprus, Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of scalable Network-on-Chip (NoC) architectures calls for new implementations that achieve high-throughput and low-latency operation, without exceeding the stringent area-energy constraints of modern Systems-on-Chip (SoC). The router's buffer architecture is a critical design aspect that affects both network-wide performance and implementation characteristics. In this paper, we extend Elastic Buffer (EB) architectures to support multiple Virtual Channels (VC) and we derive ElastiStore, a novel lightweight elastic buffer architecture that minimizes buffering requirements, without sacrificing performance. The integration of the proposed elastic buffering scheme in the NoC router enables the design of new router architectures - both single-cycle and two-stage pipelined - which offer the same performance as baseline VC-based routers, albeit at a significantly lower area/power cost.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Allocator Implementations for Network-on-Chip Routers
    Becker, Daniel U.
    Dally, William J.
    [J]. PROCEEDINGS OF THE CONFERENCE ON HIGH PERFORMANCE COMPUTING NETWORKING, STORAGE AND ANALYSIS, 2009,
  • [2] Model of Network-on-Chip routers and performance analysis
    Zhang, Youhui
    Dong, Xiaoguo
    Gan, Siqing
    Zheng, Weimin
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (13): : 986 - 993
  • [3] A Performance Model for Network-on-Chip Wormhole Routers
    Zhang, Youhui
    Dong, Xiaoguo
    Gan, Siqing
    Zheng, Weimin
    [J]. JOURNAL OF COMPUTERS, 2012, 7 (01) : 76 - 84
  • [4] Runtime buffer management to improve the performance in irregular Network-on-Chip architecture
    Umamaheswari, S.
    Meganathan, D.
    Perinbam, Raja Paul J.
    [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2015, 40 (04): : 1117 - 1137
  • [5] Runtime buffer management to improve the performance in irregular Network-on-Chip architecture
    S U.
    D M.
    Perinbam J R.P.
    [J]. Sadhana, 2015, 40 (4) : 1117 - 1137
  • [6] A Performance Analytical Strategy for Network-on-Chip Router with Input Buffer Architecture
    Wang, Jian
    Li, Yubai
    Li, Huan
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2012, 12 (04) : 19 - 24
  • [7] Evaluation of Buffer Organizations for Network-on-Chip
    Jing, Ming'e
    Ren, Pengshuai
    Zhou, Weichao
    Yu, Zhiyi
    Zeng, Xiaoyang
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1403 - 1405
  • [8] Router with Centralized Buffer for Network-on-Chip
    Wang, Ling
    Zhang, Jianwen
    Yang, Xiaoqing
    Wen, Dongxin
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 469 - 474
  • [9] Interfacing cores and routers in Network-on-Chip using GALS
    Kundu, Santanu
    Chattopadhyay, Santanu
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 154 - 157
  • [10] Expansible Network-on-Chip Architecture
    Pedroso Pires, Ivan Luiz
    Zanata Alves, Marco Antonio
    Pessoa Albini, Luiz Carlos
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2018, 18 (02) : 61 - 68