ElastiStore: An Elastic Buffer Architecture for Network-on-Chip Routers

被引:0
|
作者
Seitanidis, I. [1 ]
Psarras, A. [1 ]
Dimitrakopoulos, G. [1 ]
Nicopoulos, C. [2 ]
机构
[1] Democritus Univ Thrace, Elect & Comp Engn, GR-67100 Xanthi, Greece
[2] Univ Cyprus, Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of scalable Network-on-Chip (NoC) architectures calls for new implementations that achieve high-throughput and low-latency operation, without exceeding the stringent area-energy constraints of modern Systems-on-Chip (SoC). The router's buffer architecture is a critical design aspect that affects both network-wide performance and implementation characteristics. In this paper, we extend Elastic Buffer (EB) architectures to support multiple Virtual Channels (VC) and we derive ElastiStore, a novel lightweight elastic buffer architecture that minimizes buffering requirements, without sacrificing performance. The integration of the proposed elastic buffering scheme in the NoC router enables the design of new router architectures - both single-cycle and two-stage pipelined - which offer the same performance as baseline VC-based routers, albeit at a significantly lower area/power cost.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] An interconnection architecture for network-on-chip systems
    S. Suboh
    M. Bakhouya
    J. Gaber
    T. El-Ghazawi
    [J]. Telecommunication Systems, 2008, 37 : 137 - 144
  • [22] An interconnection architecture for network-on-chip systems
    Suboh, S.
    Bakhouya, M.
    Gaber, J.
    El-Ghazawi, T.
    [J]. TELECOMMUNICATION SYSTEMS, 2008, 37 (1-3) : 137 - 144
  • [23] Network-on-Chip Architecture Exploration Framework
    Schoenwaldt, Timo
    Zimmermann, Jochen
    Bringmann, Oliver
    Rosenstiel, Wolfgang
    [J]. PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 375 - 382
  • [24] Flexible router architecture for network-on-chip
    Sayed, Mostafa S.
    Shalaby, Ahmed
    El-Sayed, Mohamed
    Goulart, Victor
    [J]. COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2012, 64 (05) : 1301 - 1310
  • [25] Hierarchical Architecture for Network-on-Chip Platform
    Lin, Liang-Yu
    Lin, Huang-Kai
    Wang, Cheng-Yeh
    Van, Lan-Da
    Jou, Jing-Yang
    [J]. 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 343 - +
  • [26] Design of Matrix-diagonal Allocator for Efficient Network-on-Chip Routers
    Wang, Gang
    Wang, Qing
    Li, Bing
    Jiang, Wei
    Xu, Yin
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [27] A Case for Low-Latency Network-on-Chip using Compression Routers
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    [J]. 2021 29TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP 2021), 2021, : 134 - 142
  • [28] Graphene Silicon Ring Resonators for Wavelength Routers in Photonic Network-on-Chip
    Lazaro, Jose A.
    Gonzalez, Jaime
    Altabas, Jose A.
    Lerin, A.
    [J]. 2015 17TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON), 2015,
  • [29] Virtual Channel and Switch Allocation for Low latency Network-on-Chip Routers
    Monemi, Alireza
    Ooi, Chia Yee
    Marsono, Muhammad Nadzir
    [J]. 2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 234 - 234
  • [30] Transient Queuing Models for Input-Buffered Routers in Network-on-Chip
    Oehmann, David
    Fischer, Erik
    Fettweis, Gerhard
    [J]. 2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 57 - 63