ElastiStore: An Elastic Buffer Architecture for Network-on-Chip Routers

被引:0
|
作者
Seitanidis, I. [1 ]
Psarras, A. [1 ]
Dimitrakopoulos, G. [1 ]
Nicopoulos, C. [2 ]
机构
[1] Democritus Univ Thrace, Elect & Comp Engn, GR-67100 Xanthi, Greece
[2] Univ Cyprus, Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of scalable Network-on-Chip (NoC) architectures calls for new implementations that achieve high-throughput and low-latency operation, without exceeding the stringent area-energy constraints of modern Systems-on-Chip (SoC). The router's buffer architecture is a critical design aspect that affects both network-wide performance and implementation characteristics. In this paper, we extend Elastic Buffer (EB) architectures to support multiple Virtual Channels (VC) and we derive ElastiStore, a novel lightweight elastic buffer architecture that minimizes buffering requirements, without sacrificing performance. The integration of the proposed elastic buffering scheme in the NoC router enables the design of new router architectures - both single-cycle and two-stage pipelined - which offer the same performance as baseline VC-based routers, albeit at a significantly lower area/power cost.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A New Reliability Evaluation Methodology and its Application to Network-on-Chip Routers
    Kia, Hamed S.
    Ababei, Cristinel
    [J]. 2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 259 - 262
  • [32] An analytical model for Network-on-Chip with finite input buffer
    Jian Wang
    Yu-bai Li
    Chang Wu
    [J]. Frontiers of Computer Science in China, 2011, 5 : 126 - 134
  • [33] Experimental evaluation and comparison of two recent Network-on-Chip routers for FPGAs
    Manokaran, Jenita Priya Rajamanickam
    Khalid, Mohammed A. S.
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2017, 51 : 134 - 141
  • [34] A circuit-switched network architecture for network-on-chip
    Liu, J
    Zheng, LR
    Tenhunen, H
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 55 - 58
  • [35] Network-on-Chip Router Design with Buffer-Stealing
    Su, Wan-Ting
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [36] Roundabout: a Network-on-Chip Router with Adaptive Buffer Sharing
    Effiong, Charles
    Sassatelli, Gilles
    Gamatie, Abdoulaye
    [J]. 2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 65 - 68
  • [37] An analytical model for Network-on-Chip with finite input buffer
    Wang, Jian
    Li, Yu-bai
    Wu, Chang
    [J]. FRONTIERS OF COMPUTER SCIENCE IN CHINA, 2011, 5 (01): : 126 - 134
  • [38] Buffer Optimization in Network-on-Chip Through Flow Regulation
    Jafari, Fahimeh
    Lu, Zhonghai
    Jantsch, Axel
    Yaghmaee, Mohammad Hossein
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (12) : 1973 - 1986
  • [39] Efficient Parallel Buffer Structure and Its Management Scheme for a Robust Network-on-Chip (NoC) Architecture
    Bahn, Jun Ho
    Bagherzadeh, Nader
    [J]. ADVANCES IN COMPUTER SCIENCE AND ENGINEERING, 2008, 6 : 98 - 105
  • [40] HiWA: A Hierarchical Wireless Network-on-Chip Architecture
    Rezaei, Amin
    Safaei, Farshad
    Daneshtalab, Masoud
    Tenhunen, Hannu
    [J]. 2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS), 2014, : 499 - 505