ElastiStore: An Elastic Buffer Architecture for Network-on-Chip Routers

被引:0
|
作者
Seitanidis, I. [1 ]
Psarras, A. [1 ]
Dimitrakopoulos, G. [1 ]
Nicopoulos, C. [2 ]
机构
[1] Democritus Univ Thrace, Elect & Comp Engn, GR-67100 Xanthi, Greece
[2] Univ Cyprus, Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of scalable Network-on-Chip (NoC) architectures calls for new implementations that achieve high-throughput and low-latency operation, without exceeding the stringent area-energy constraints of modern Systems-on-Chip (SoC). The router's buffer architecture is a critical design aspect that affects both network-wide performance and implementation characteristics. In this paper, we extend Elastic Buffer (EB) architectures to support multiple Virtual Channels (VC) and we derive ElastiStore, a novel lightweight elastic buffer architecture that minimizes buffering requirements, without sacrificing performance. The integration of the proposed elastic buffering scheme in the NoC router enables the design of new router architectures - both single-cycle and two-stage pipelined - which offer the same performance as baseline VC-based routers, albeit at a significantly lower area/power cost.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] NoCGuard: A Reliable Network-on-Chip Router Architecture
    Shafique, Muhammad Akmal
    Baloch, Naveed Khan
    Baig, Muhammad Iram
    Hussain, Fawad
    Zikria, Yousaf Bin
    Kim, Sung Won
    [J]. ELECTRONICS, 2020, 9 (02)
  • [42] CDMA-BASED network-on-chip architecture
    Kim, DW
    Kim, MH
    Sobelman, GE
    [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 137 - 140
  • [43] ReNoC: A network-on-chip architecture with reconfigurable topology
    Stensgaard, Mikkel B.
    Sparso, Jens
    [J]. NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 55 - 64
  • [44] AdNoC: Runtime Adaptive Network-on-Chip Architecture
    Al Faruque, Mohammad Abdullah
    Ebi, Thomas
    Henkel, Joerg
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 257 - 269
  • [45] A novel hierarchical architecture for Wireless Network-on-Chip
    Bahrami, Bahareh
    Jamali, Mohammad Ali Jabraeil
    Saeidi, Shahram
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2018, 120 : 307 - 321
  • [46] Elastic Flow in an Application Specific Network-on-Chip
    Gebhardt, Daniel
    Stevens, Kenneth S.
    [J]. ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2008, 200 (01) : 3 - 15
  • [47] An Efficient Network-on-Chip Router for Dataflow Architecture
    Shen, Xiao-Wei
    Ye, Xiao-Chun
    Tan, Xu
    Wang, Da
    Zhang, Lunkai
    Li, Wen-Ming
    Zhang, Zhi-Min
    Fan, Dong-Rui
    Sun, Ning-Hui
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2017, 32 (01) : 11 - 25
  • [48] Parameterizable Ethernet Network-on-Chip Architecture on FPGA
    da Cunha Junior, Helio Fernandes
    Silva, Bruno de Abreu
    Bonato, Vanderlei
    [J]. 2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2015, : 263 - 266
  • [49] Shield: A Reliable Network-on-Chip Router Architecture for Chip Multiprocessors
    Poluri, Pavan
    Louri, Ahmed
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (10) : 3058 - 3070
  • [50] Network-on-Chip Evaluation for a Novel Neural Architecture
    Kynigos, Markos
    Navaridas, Javier
    Plana, Luis A.
    Furber, Steve
    [J]. 2018 ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS, 2018, : 216 - 219