Power aware scan-based testing using genetic algorithm

被引:0
|
作者
Jelodar, Mehdi Salmani [1 ]
Mizanian, Kiarash [1 ]
机构
[1] Sepanta Robot & AI Res Fdn, Tehran, Iran
关键词
low-power testing; scan-based design; test vectors ordering; scans cells reordering;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Power dissipation during testing is substantially higher than during normal operations due to increased switching activity. Test vector ordering is an effective method to reduce switching activity in combinational circuits and scan chain reordering has been often cited as an effective technique for reducing power dissipation in the scan chain during testing. This paper describes a technique for re-ordering of test vectors and scan cells to minimize power dissipation in full scan combinational circuits during test application. The reduction is achieved by decreasing the switching activity and spurious transitions between consequent test vectors and scan cells. We formulate the test vector and scan reordering problem as a travel salesman problem (TSP) using hamming distance between test vectors and scan cells. One of the successful approaches to solve TSP is using genetic algorithm (GA) and we use standard genetic algorithm to solve this problem. Experiments performed on the ISCAS-85 and ISCAS-89 benchmark suite show a reduction in power test applying (41% for s298) as well as a reduction in power test vector inserting (25% for s298).
引用
收藏
页码:1583 / +
页数:2
相关论文
共 50 条
  • [31] Reducing test application time and power dissipation for scan-based testing via multiple clock disabling
    Lee, KJ
    Chen, JJ
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 338 - 343
  • [32] Scan-based Attack against DES Cryptosystems Using Scan Signatures
    Kodera, Hirokazu
    Yanagisawa, Masao
    Togawa, Nozomu
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 599 - 602
  • [33] A gated clock scheme for low power scan-based BIST
    Bonhomme, Y
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    SEVENTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2001, : 87 - 89
  • [34] On the Analysis and the Mitigation of Power Supply Noise and Power Distribution Network Impedance Variation for Scan-Based Delay Testing Techniques
    Thibeault, Claude
    Gagnon, Ghyslain
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (07) : 1377 - 1390
  • [35] Low-power technique of scan-based design for test
    Xu, L
    Sun, YH
    Chen, HY
    ELECTRONICS LETTERS, 2000, 36 (23) : 1920 - 1921
  • [36] Scan-Based Structure with Reduced Static and Dynamic Power Consumption
    Sharifi, Shervin
    Jaffari, Javid
    Hosseinabady, Mohammad
    Afzali-Kusha, Ali
    Navabi, Zainalabedin
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (03) : 477 - 487
  • [37] Scan-based BIST diagnosis using an embedded processor
    Balakrishnan, KJ
    Touba, NA
    18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 209 - 216
  • [38] DCScan: A Power-Aware Scan Testing Architecture
    Dai, Gui
    You, Zhiqiang
    Kuang, Jishun
    Huang, Jiedi
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 343 - +
  • [39] Constraint extraction for pseudo-functional scan-based delay testing
    Lin, Yung-Chieh
    Lu, Feng
    Yang, Kai
    Cheng, Kwang-Ting
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 166 - 171
  • [40] Test-point selection algorithm using small signal model for scan-based BIST
    Hu, H
    Sun, YH
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 507 - 507