Power aware scan-based testing using genetic algorithm

被引:0
|
作者
Jelodar, Mehdi Salmani [1 ]
Mizanian, Kiarash [1 ]
机构
[1] Sepanta Robot & AI Res Fdn, Tehran, Iran
关键词
low-power testing; scan-based design; test vectors ordering; scans cells reordering;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Power dissipation during testing is substantially higher than during normal operations due to increased switching activity. Test vector ordering is an effective method to reduce switching activity in combinational circuits and scan chain reordering has been often cited as an effective technique for reducing power dissipation in the scan chain during testing. This paper describes a technique for re-ordering of test vectors and scan cells to minimize power dissipation in full scan combinational circuits during test application. The reduction is achieved by decreasing the switching activity and spurious transitions between consequent test vectors and scan cells. We formulate the test vector and scan reordering problem as a travel salesman problem (TSP) using hamming distance between test vectors and scan cells. One of the successful approaches to solve TSP is using genetic algorithm (GA) and we use standard genetic algorithm to solve this problem. Experiments performed on the ISCAS-85 and ISCAS-89 benchmark suite show a reduction in power test applying (41% for s298) as well as a reduction in power test vector inserting (25% for s298).
引用
收藏
页码:1583 / +
页数:2
相关论文
共 50 条
  • [41] Testing the reliability of CT scan-based dental wear magnitude scoring
    Godinho, Ricardo Miguel
    Goncalves, Celia
    AMERICAN JOURNAL OF PHYSICAL ANTHROPOLOGY, 2021, 176 (03) : 521 - 527
  • [42] A Scan-Based Hierarchical Heuristic Optimization Algorithm for PCB Assembly Process
    Lu, Guangyu
    Yu, Xinghu
    Sun, Hao
    Li, Zhengkai
    Qiu, Jianbin
    Gao, Huijun
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2024, 20 (03) : 3609 - 3618
  • [43] Scan-Based Attack against Trivium Stream Cipher Using Scan Signatures
    Fujishiro, Mika
    Yanagisawa, Masao
    Togawa, Nozomu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (07): : 1444 - 1451
  • [44] SCAN-BASED TRANSITION TEST
    SAVIR, J
    PATIL, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (08) : 1232 - 1241
  • [45] Using weighted scan enable signals to improve the effectiveness of scan-based BIST
    Xiang, D
    Chen, MJ
    Fujiwara, H
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 126 - 131
  • [46] Genetic algorithm based scan chain optimization and test power reduction using physical information
    Paul, Barun Bikash
    Mukhopadhyay, Rajdeep
    Sen Gupta, Indranil
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 755 - +
  • [47] Write-through Method for Embedded Memory with Compression Scan-based Testing
    Seok, Geewhun
    Kim, Hong
    Mohammad, Baker
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 158 - 163
  • [48] Scan-based transition fault testing - Implementation and low cost test challenges
    Saxena, J
    Butler, KM
    Gatt, J
    Raghuraman, R
    Kumar, SP
    Basu, S
    Campbell, DJ
    Berech, J
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 1120 - 1129
  • [49] Functional constraints vs. Test compression in scan-based delay testing
    Polian, Ilia
    Fujiwara, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (05): : 445 - 455
  • [50] Functional Constraints vs. Test Compression in Scan-Based Delay Testing
    Ilia Polian
    Hideo Fujiwara
    Journal of Electronic Testing, 2007, 23 : 445 - 455