Power aware scan-based testing using genetic algorithm

被引:0
|
作者
Jelodar, Mehdi Salmani [1 ]
Mizanian, Kiarash [1 ]
机构
[1] Sepanta Robot & AI Res Fdn, Tehran, Iran
关键词
low-power testing; scan-based design; test vectors ordering; scans cells reordering;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Power dissipation during testing is substantially higher than during normal operations due to increased switching activity. Test vector ordering is an effective method to reduce switching activity in combinational circuits and scan chain reordering has been often cited as an effective technique for reducing power dissipation in the scan chain during testing. This paper describes a technique for re-ordering of test vectors and scan cells to minimize power dissipation in full scan combinational circuits during test application. The reduction is achieved by decreasing the switching activity and spurious transitions between consequent test vectors and scan cells. We formulate the test vector and scan reordering problem as a travel salesman problem (TSP) using hamming distance between test vectors and scan cells. One of the successful approaches to solve TSP is using genetic algorithm (GA) and we use standard genetic algorithm to solve this problem. Experiments performed on the ISCAS-85 and ISCAS-89 benchmark suite show a reduction in power test applying (41% for s298) as well as a reduction in power test vector inserting (25% for s298).
引用
收藏
页码:1583 / +
页数:2
相关论文
共 50 条
  • [21] RISE++ - A SYMBOLIC ENVIRONMENT FOR SCAN-BASED TESTING
    VINOSKI, S
    IEEE DESIGN & TEST OF COMPUTERS, 1993, 10 (02): : 46 - 54
  • [22] Capture-Power-Safe Test Pattern Determination for At-Speed Scan-Based Testing
    Li, Yi-Hua
    Lien, Wei-Cheng
    Lin, Ing-Chao
    Lee, Kuen-Jong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (01) : 127 - 138
  • [23] Scan-based BIST using an improved scan forest architecture
    Xiang, D
    Chen, MJ
    Li, KW
    Wu, YL
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 88 - 93
  • [24] Test Cycle Power Optimization for Scan-based Designs
    Tsai, Kun-Han
    Huang, Yu
    Cheng, Wu-Tung
    Tai, Ting-Pu
    Kifli, Augusli
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [25] Efficient multiphase test set embedding for scan-based testing
    Kaseridis, D.
    Kalligeros, E.
    Kavouslanos, X.
    Nikolos, D.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 433 - +
  • [26] Dedicated autonomous scan-based testing (DAST) for embedded cores
    Nahvi, M
    Ivanov, A
    Saleh, R
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 1176 - 1183
  • [27] Scan-based testing: The only practical solution for testing ASIC/consumer products
    Nigh, P
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 1198 - 1198
  • [28] A hybrid algorithm for test point selection for scan-based BIST
    Tsai, HC
    Cheng, KT
    Lin, CJ
    Bhawmik, S
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 478 - 483
  • [29] Passive Localization of Scan-based Emitters Based on Maximum Likelihood Algorithm
    Sun, Shun
    Dong, Kai
    Qi, Lin
    Liu, Jun
    2016 CIE INTERNATIONAL CONFERENCE ON RADAR (RADAR), 2016,
  • [30] Scan-based Attack on the LED Block Cipher Using Scan Signatures
    Fujishiro, Mika
    Yanagisawa, Masao
    Togawa, Nozomu
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1460 - 1463