Reducing test application time and power dissipation for scan-based testing via multiple clock disabling

被引:1
|
作者
Lee, KJ [1 ]
Chen, JJ [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
D O I
10.1109/ATS.2002.1181734
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously many efficient methods have been developed to address these two problems separately. In this paper we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly employing a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results show that on average 81% and 85% reductions in test application time and power dissipation have been respectively obtained when comparing to the conventional scan method.
引用
收藏
页码:338 / 343
页数:6
相关论文
共 50 条
  • [1] Efficient Physical Design Methodology for Reducing Test Power Dissipation of Scan-Based Designs
    Xu, Jun
    Li, Xiangku
    NAS: 2009 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, ARCHITECTURE, AND STORAGE, 2009, : 365 - 370
  • [2] The efficient multiple scan chain architecture reducing power dissipation and test time
    Lee, IS
    Hur, YM
    Ambler, T
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 94 - 97
  • [3] On reducing both shift and capture power for scan-based testing
    Li, Jia
    Xu, Qiang
    Hu, Yu
    Li, Xiaowei
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 619 - +
  • [4] Scan-based delay test types and their effect on power dissipation during test
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (02) : 398 - 403
  • [5] Static and Dynamic Test Power Reduction in Scan-Based Testing
    Wang, Sying-Jyan
    Huang, Shun-Jie
    Li, Katherine Shu-Min
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 56 - +
  • [6] Simultaneous reduction of test data volume and testing power for scan-based test
    Han, YH
    Li, XW
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 374 - 379
  • [7] Compression/scan co-design for reducing test data volume, scan-in power dissipation and test application time
    Hu, Y
    Han, YH
    Li, XW
    Li, HW
    Wen, XQ
    11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 175 - 182
  • [8] Compression/scan co-design for reducing test data volume, scan-in power dissipation, and test application time
    Hu, Yu
    Han, Yinhe
    Li, Xiaowei
    Li, Huawei
    Wen, Xiaoqing
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (10) : 2616 - 2625
  • [9] Static test compaction for scan-based designs to reduce test application time
    Pomeranz, I
    Reddy, SM
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 198 - 203
  • [10] Static test compaction for scan-based designs to reduce test application time
    Pomeranz, I
    Reddy, SM
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (05): : 541 - 552