共 50 条
- [1] Efficient Physical Design Methodology for Reducing Test Power Dissipation of Scan-Based Designs NAS: 2009 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, ARCHITECTURE, AND STORAGE, 2009, : 365 - 370
- [2] The efficient multiple scan chain architecture reducing power dissipation and test time 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 94 - 97
- [3] On reducing both shift and capture power for scan-based testing 2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 619 - +
- [5] Static and Dynamic Test Power Reduction in Scan-Based Testing 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 56 - +
- [6] Simultaneous reduction of test data volume and testing power for scan-based test ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 374 - 379
- [7] Compression/scan co-design for reducing test data volume, scan-in power dissipation and test application time 11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 175 - 182
- [9] Static test compaction for scan-based designs to reduce test application time SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 198 - 203
- [10] Static test compaction for scan-based designs to reduce test application time JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (05): : 541 - 552