Reducing test application time and power dissipation for scan-based testing via multiple clock disabling

被引:1
|
作者
Lee, KJ [1 ]
Chen, JJ [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
D O I
10.1109/ATS.2002.1181734
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously many efficient methods have been developed to address these two problems separately. In this paper we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly employing a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results show that on average 81% and 85% reductions in test application time and power dissipation have been respectively obtained when comparing to the conventional scan method.
引用
收藏
页码:338 / 343
页数:6
相关论文
共 50 条
  • [41] Data invalidation analysis for scan-based debug on multiple-clock system chips
    Goel, SK
    Vermeulen, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (04): : 407 - 416
  • [42] Data Invalidation Analysis for Scan-Based Debug on Multiple-Clock System Chips
    Sandeep Kumar Goel
    Bart Vermeulen
    Journal of Electronic Testing, 2003, 19 : 407 - 416
  • [43] Reducing SoC test time and test power in hierarchical scan test: Scan architecture and algorithms
    Devanathan, V. R.
    Ravikumar, C. P.
    Kamakoti, V.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 351 - +
  • [44] Reduction of Power Dissipation during Scan Testing by Test Vector Ordering
    Tseng, Wang-Dauh
    Lee, Lung-Jen
    MTV 2007: EIGHTH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION, PROCEEDINGS, 2008, : 15 - +
  • [45] REDUCTION OF POWER DISSIPATION DURING SCAN TESTING BY TEST VECTOR ORDERING
    Tseng, Wang-Dauh
    Lee, Lung-Jen
    Lin, Rung-Bin
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2010, 33 (02) : 263 - 270
  • [46] Scan-based transition fault testing - Implementation and low cost test challenges
    Saxena, J
    Butler, KM
    Gatt, J
    Raghuraman, R
    Kumar, SP
    Basu, S
    Campbell, DJ
    Berech, J
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 1120 - 1129
  • [47] Functional constraints vs. Test compression in scan-based delay testing
    Polian, Ilia
    Fujiwara, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (05): : 445 - 455
  • [48] Functional Constraints vs. Test Compression in Scan-Based Delay Testing
    Ilia Polian
    Hideo Fujiwara
    Journal of Electronic Testing, 2007, 23 : 445 - 455
  • [49] Functional constraints vs. test compression in scan-based delay testing
    Polian, Ilia
    Fujiwara, Hideo
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1038 - +
  • [50] Reducing test application time through interleaved scan
    Corno, F
    Reorda, MS
    Squillero, G
    15TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2002, : 89 - 94