Reducing test application time and power dissipation for scan-based testing via multiple clock disabling

被引:1
|
作者
Lee, KJ [1 ]
Chen, JJ [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
D O I
10.1109/ATS.2002.1181734
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously many efficient methods have been developed to address these two problems separately. In this paper we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly employing a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results show that on average 81% and 85% reductions in test application time and power dissipation have been respectively obtained when comparing to the conventional scan method.
引用
收藏
页码:338 / 343
页数:6
相关论文
共 50 条
  • [31] Efficient Partial Scan Cell Gating for Low-Power Scan-Based Testing
    Kavousianos, Xrysovalantis
    Bakalis, Dimitris
    Nikolos, Dimitris
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (02)
  • [32] Reconfigurable multiple scan-chains for reducing test application time of SOCs
    Rau, JC
    Chien, CL
    Ma, JS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5846 - 5849
  • [33] Reduction of power consumption in scan-based circuits during test application by an input control technique
    Huang, TC
    Lee, KJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (07) : 911 - 917
  • [34] Reducing power dissipation during test using scan chain disable
    Sankaralingam, R
    Pouya, B
    Touba, NA
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 319 - 324
  • [35] Application of serial transformations in scan-based SOC test for test cost reduction
    Sinanoglu, Ozgur
    Orailoglu, Alex
    KUWAIT JOURNAL OF SCIENCE & ENGINEERING, 2009, 36 (1B): : 167 - 195
  • [36] Scan Cell Reordering Algorithm for Low Power Consumption during Scan-Based Testing
    Kang, Wooheon
    Lim, Hyunyul
    Kang, Sungho
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 300 - 301
  • [37] Generation of low power dissipation and high fault coverage patterns for scan-based BIST
    Wang, S
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 834 - 843
  • [38] Reduction of test data volume and test application time by scan chain disabling technique
    Lee, Lung-Jen
    Tseng, Wang-Dauh
    Lin, Rung-Bin
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2012, 35 (06) : 687 - 696
  • [39] Data invalidation analysis for scan-based debug on multiple-clock system chips
    Goel, SK
    Vermeulen, B
    ETW'02: 7TH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2002, : 61 - 66
  • [40] A Flexible Power Control Method for Right Power Testing of Scan-Based Logic BIST
    Kato, Takaaki
    Wang, Senling
    Sato, Yasuo
    Kajihara, Seiji
    Wen, Xiaoqing
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 203 - 208