Static and Dynamic Test Power Reduction in Scan-Based Testing

被引:0
|
作者
Wang, Sying-Jyan [1 ]
Huang, Shun-Jie [1 ]
Li, Katherine Shu-Min [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Comp Sci & Engn, Taichung 402, Taiwan
[2] Natl Sun Yat Sen Univ, Dept Comp Engn & Sci, Taipei, Taiwan
关键词
CIRCUITS; LEAKAGE;
D O I
10.1109/VDAT.2009.5158094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static power due to leakage Current will become a major source of power consumption in the nanometer technology era. In this paper, we propose a simple yet effective technique to reduce both static and dynamic power consumption in the scan test process. The leakage current is restrained by selecting a good primary input vector to control the paths of leakage Current during the scan shift process, and this vector call also be used to reduce dynamic power. However, the reverse is not always true. A heuristic algorithm is presented to find such vectors. The proposed method is simulated by SPICE with BPTM 22 nm transistor model, and the results show that oil the average 15% total power reduction is achievable by the proposed method.
引用
收藏
页码:56 / +
页数:2
相关论文
共 50 条
  • [1] Simultaneous reduction of test data volume and testing power for scan-based test
    Han, YH
    Li, XW
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 374 - 379
  • [2] Scan chain design for shift power reduction in scan-based testing
    LI Jia 1
    2 The Institute of Computing Technology
    ScienceChina(InformationSciences), 2011, 54 (04) : 767 - 777
  • [3] Scan chain design for shift power reduction in scan-based testing
    Jia Li
    Yu Hu
    XiaoWei Li
    Science China Information Sciences, 2011, 54 : 767 - 777
  • [4] Scan chain design for shift power reduction in scan-based testing
    Li Jia
    Hu Yu
    Li XiaoWei
    SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (04) : 767 - 777
  • [5] Scan-Based Structure with Reduced Static and Dynamic Power Consumption
    Sharifi, Shervin
    Jaffari, Javid
    Hosseinabady, Mohammad
    Afzali-Kusha, Ali
    Navabi, Zainalabedin
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (03) : 477 - 487
  • [6] A Novel Scan Architecture for Low Power Scan-Based Testing
    Naeini, Mahshid Mojtabavi
    Ooi, Chia Yee
    VLSI DESIGN, 2015, 2015
  • [7] A scan matrix design for low power scan-based test
    Lin, SP
    Lee, CL
    Chen, JE
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 224 - 229
  • [8] A scan-based delay test method for reduction of overtesting
    Liu, Hui
    Li, Huawel
    Hui, Yu
    Li, Xiaowei
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 521 - 526
  • [9] Design of scan-based low testing power architecture
    Xu, Lei
    Sun, Yi-He
    Chen, Hong-Yi
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2001, 38 (12):
  • [10] Test Cycle Power Optimization for Scan-based Designs
    Tsai, Kun-Han
    Huang, Yu
    Cheng, Wu-Tung
    Tai, Ting-Pu
    Kifli, Augusli
    INTERNATIONAL TEST CONFERENCE 2010, 2010,