Static and Dynamic Test Power Reduction in Scan-Based Testing

被引:0
|
作者
Wang, Sying-Jyan [1 ]
Huang, Shun-Jie [1 ]
Li, Katherine Shu-Min [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Comp Sci & Engn, Taichung 402, Taiwan
[2] Natl Sun Yat Sen Univ, Dept Comp Engn & Sci, Taipei, Taiwan
关键词
CIRCUITS; LEAKAGE;
D O I
10.1109/VDAT.2009.5158094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static power due to leakage Current will become a major source of power consumption in the nanometer technology era. In this paper, we propose a simple yet effective technique to reduce both static and dynamic power consumption in the scan test process. The leakage current is restrained by selecting a good primary input vector to control the paths of leakage Current during the scan shift process, and this vector call also be used to reduce dynamic power. However, the reverse is not always true. A heuristic algorithm is presented to find such vectors. The proposed method is simulated by SPICE with BPTM 22 nm transistor model, and the results show that oil the average 15% total power reduction is achievable by the proposed method.
引用
收藏
页码:56 / +
页数:2
相关论文
共 50 条
  • [21] Application of serial transformations in scan-based SOC test for test cost reduction
    Sinanoglu, Ozgur
    Orailoglu, Alex
    KUWAIT JOURNAL OF SCIENCE & ENGINEERING, 2009, 36 (1B): : 167 - 195
  • [22] Low-power technique of scan-based design for test
    Xu, L
    Sun, YH
    Chen, HY
    ELECTRONICS LETTERS, 2000, 36 (23) : 1920 - 1921
  • [23] SCAN-BASED TESTING GOES COMMERCIAL
    LEWIS, S
    ELECTRONIC PRODUCTS MAGAZINE, 1988, 31 (06): : 20 - +
  • [24] Efficient Partial Scan Cell Gating for Low-Power Scan-Based Testing
    Kavousianos, Xrysovalantis
    Bakalis, Dimitris
    Nikolos, Dimitris
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (02)
  • [25] Scan-based delay test types and their effect on power dissipation during test
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (02) : 398 - 403
  • [26] Simultaneous reduction of dynamic and static power in scan structures
    Sharifi, S
    Jaffari, J
    Hosseinabady, M
    Afzali-Kusha, A
    Navabi, Z
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 846 - 851
  • [27] Static and Dynamic Obfuscations of Scan Data Against Scan-Based Side-Channel Attacks
    Cui, Aijiao
    Luo, Yanhui
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2017, 12 (02) : 363 - 376
  • [28] Reducing test application time and power dissipation for scan-based testing via multiple clock disabling
    Lee, KJ
    Chen, JJ
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 338 - 343
  • [29] Scan Cell Reordering Algorithm for Low Power Consumption during Scan-Based Testing
    Kang, Wooheon
    Lim, Hyunyul
    Kang, Sungho
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 300 - 301
  • [30] Scan-based testing hits the mainstream
    Novellino, J
    ELECTRONIC DESIGN, 1996, 44 (24) : 58 - &