共 50 条
- [45] Average power reduction in scan testing by test vector modification IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (10): : 1483 - 1489
- [46] Test vector modification for power reduction during scan testing 20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 160 - 165
- [47] Minimized Power Consumption for Scan-Based BIST Journal of Electronic Testing, 2000, 16 : 203 - 212
- [48] Minimized power consumption for scan-based BIST JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (03): : 203 - 212
- [49] Defect-Aware methodology for Low-power scan-based VLSI Testing 2015 CONFERENCE ON POWER, CONTROL, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES FOR SUSTAINABLE GROWTH (PCCCTSG), 2015, : 234 - +
- [50] RISE++ - A SYMBOLIC ENVIRONMENT FOR SCAN-BASED TESTING IEEE DESIGN & TEST OF COMPUTERS, 1993, 10 (02): : 46 - 54