Static and Dynamic Test Power Reduction in Scan-Based Testing

被引:0
|
作者
Wang, Sying-Jyan [1 ]
Huang, Shun-Jie [1 ]
Li, Katherine Shu-Min [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Comp Sci & Engn, Taichung 402, Taiwan
[2] Natl Sun Yat Sen Univ, Dept Comp Engn & Sci, Taipei, Taiwan
关键词
CIRCUITS; LEAKAGE;
D O I
10.1109/VDAT.2009.5158094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static power due to leakage Current will become a major source of power consumption in the nanometer technology era. In this paper, we propose a simple yet effective technique to reduce both static and dynamic power consumption in the scan test process. The leakage current is restrained by selecting a good primary input vector to control the paths of leakage Current during the scan shift process, and this vector call also be used to reduce dynamic power. However, the reverse is not always true. A heuristic algorithm is presented to find such vectors. The proposed method is simulated by SPICE with BPTM 22 nm transistor model, and the results show that oil the average 15% total power reduction is achievable by the proposed method.
引用
收藏
页码:56 / +
页数:2
相关论文
共 50 条
  • [41] On improving test quality of scan-based BIST
    Tsai, HC
    Cheng, KT
    Bhawmik, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) : 928 - 938
  • [42] Scalable Approach for Power Droop Reduction During Scan-Based Logic BIST
    Omana, Martin
    Rossi, Daniele
    Fuzzi, Filippo
    Metra, Cecilia
    Tirumurti, Chandrasekharan
    Galivanche, Rajesh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 238 - 246
  • [43] An Efficient Heuristic for Peak Capture Power Minimization During Scan-Based Test
    Trinadh, A. Satya
    Potluri, Seetal
    Babu, Ch. Sobhan
    Kamakoti, V.
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (02) : 264 - 274
  • [44] X-Filling for Simultaneous Shift- and Capture-Power Reduction in At-Speed Scan-Based Testing
    Li, Jia
    Xu, Qiang
    Hu, Yu
    Li, Xiaowei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (07) : 1081 - 1092
  • [45] Average power reduction in scan testing by test vector modification
    Kajihara, S
    Ishida, K
    Miyase, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (10): : 1483 - 1489
  • [46] Test vector modification for power reduction during scan testing
    Kajihara, S
    Ishida, K
    Miyase, K
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 160 - 165
  • [47] Minimized Power Consumption for Scan-Based BIST
    Stefan Gerstendörfer
    Hans-Joachim Wunderlich
    Journal of Electronic Testing, 2000, 16 : 203 - 212
  • [48] Minimized power consumption for scan-based BIST
    Gerstendörfer, S
    Wunderlich, HJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (03): : 203 - 212
  • [49] Defect-Aware methodology for Low-power scan-based VLSI Testing
    Priya, A. Swetha
    2015 CONFERENCE ON POWER, CONTROL, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES FOR SUSTAINABLE GROWTH (PCCCTSG), 2015, : 234 - +
  • [50] RISE++ - A SYMBOLIC ENVIRONMENT FOR SCAN-BASED TESTING
    VINOSKI, S
    IEEE DESIGN & TEST OF COMPUTERS, 1993, 10 (02): : 46 - 54