Static and Dynamic Test Power Reduction in Scan-Based Testing

被引:0
|
作者
Wang, Sying-Jyan [1 ]
Huang, Shun-Jie [1 ]
Li, Katherine Shu-Min [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Comp Sci & Engn, Taichung 402, Taiwan
[2] Natl Sun Yat Sen Univ, Dept Comp Engn & Sci, Taipei, Taiwan
关键词
CIRCUITS; LEAKAGE;
D O I
10.1109/VDAT.2009.5158094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static power due to leakage Current will become a major source of power consumption in the nanometer technology era. In this paper, we propose a simple yet effective technique to reduce both static and dynamic power consumption in the scan test process. The leakage current is restrained by selecting a good primary input vector to control the paths of leakage Current during the scan shift process, and this vector call also be used to reduce dynamic power. However, the reverse is not always true. A heuristic algorithm is presented to find such vectors. The proposed method is simulated by SPICE with BPTM 22 nm transistor model, and the results show that oil the average 15% total power reduction is achievable by the proposed method.
引用
收藏
页码:56 / +
页数:2
相关论文
共 50 条
  • [31] Trimodal Scan-Based Test Paradigm
    Mrugalski, Grzegorz
    Rajski, Janusz
    Solecki, Jedrzej
    Tyszer, Jerzy
    Wang, Chen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1112 - 1125
  • [32] A Flexible Power Control Method for Right Power Testing of Scan-Based Logic BIST
    Kato, Takaaki
    Wang, Senling
    Sato, Yasuo
    Kajihara, Seiji
    Wen, Xiaoqing
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 203 - 208
  • [33] Co-optimization of Dynamic/Static Test Power in Scan Test
    Wang Wei
    Han Yinhe
    Li Xiaowei
    Fang Fang
    CHINESE JOURNAL OF ELECTRONICS, 2009, 18 (01): : 54 - 58
  • [34] Scan-based transition fault testing - Implementation and low cost test challenges
    Saxena, J
    Butler, KM
    Gatt, J
    Raghuraman, R
    Kumar, SP
    Basu, S
    Campbell, DJ
    Berech, J
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 1120 - 1129
  • [35] Functional constraints vs. Test compression in scan-based delay testing
    Polian, Ilia
    Fujiwara, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (05): : 445 - 455
  • [36] Functional Constraints vs. Test Compression in Scan-Based Delay Testing
    Ilia Polian
    Hideo Fujiwara
    Journal of Electronic Testing, 2007, 23 : 445 - 455
  • [37] Functional constraints vs. test compression in scan-based delay testing
    Polian, Ilia
    Fujiwara, Hideo
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1038 - +
  • [38] Test Chips With Scan-Based Logic Arrays
    Chen, Yu-Hsiang
    Hsu, Chia-Ming
    Lee, Kuen-Jong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (04) : 790 - 802
  • [39] Efficient scan-based BIST scheme for low power testing of VLSI chips
    Shah, Malav
    ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 376 - 381
  • [40] Low-power selective pattern compression for scan-based test applications
    Sivanantham, S.
    Mallick, P. S.
    Perinbam, J. Raja Paul
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (04) : 1053 - 1063