TOV: Sequential Test Generation by Ordering of Test Vectors

被引:10
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
Stuck-at faults; synchronous sequential circuits; test generation; TEST SEQUENCES;
D O I
10.1109/TCAD.2010.2041985
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a new approach to test generation for stuck-at faults in synchronous sequential circuits. Under this approach, the input vectors comprising the test sequence are fixed in advance. The process of generating the test sequence consists of ordering the precomputed input vectors such that the resulting test sequence has as high a fault coverage as possible. The advantage of this approach is that its computational complexity is limited by limiting the search space to a given set of input vectors and a given test sequence length. We describe a specific implementation of this approach. Experimental results demonstrate that restricting the search space to a fixed number of precomputed input vectors is sufficient for achieving the highest known fault coverage, or a fault coverage close to it, for benchmark circuits.
引用
收藏
页码:454 / 465
页数:12
相关论文
共 50 条
  • [41] Templates: A test generation procedure for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 74 - 79
  • [42] MIX: A test generation system for synchronous sequential circuits
    Lin, XJ
    Pomeranz, I
    Reddy, SM
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 456 - 463
  • [43] Test generation for sequential circuits under IDDQ testing
    Maeda, T
    Higami, Y
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (07): : 689 - 696
  • [44] Broad-Brush Compaction for Sequential Test Generation
    Pomeranz, Irith
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (08) : 1940 - 1944
  • [45] Efficient sequential test generation based on logic simulation
    Sheng, S
    Hsiao, MS
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (05): : 56 - 64
  • [46] PGEN: A novel approach to sequential circuit test generation
    Jone, WB
    Shah, N
    Gleason, A
    Das, SR
    VLSI DESIGN, 1996, 4 (03) : 149 - 165
  • [47] Invalid state identification for sequential circuit test generation
    Liang, HC
    Lee, CL
    Chen, JE
    PROCEEDINGS OF THE FIFTH ASIAN TEST SYMPOSIUM (ATS '96), 1996, : 10 - 15
  • [48] NEW HEURISTIC TEST GENERATION ALGORITHM FOR SEQUENTIAL CIRCUITS
    ARIMA, T
    TSUBOYA, M
    AMAMIYA, G
    OKUDA, J
    NEC RESEARCH & DEVELOPMENT, 1975, (36): : 59 - 67
  • [49] SIMPLIFYING SEQUENTIAL-CIRCUIT TEST-GENERATION
    SHEU, ML
    LEE, CL
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (03): : 28 - 38