TOV: Sequential Test Generation by Ordering of Test Vectors

被引:10
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
Stuck-at faults; synchronous sequential circuits; test generation; TEST SEQUENCES;
D O I
10.1109/TCAD.2010.2041985
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a new approach to test generation for stuck-at faults in synchronous sequential circuits. Under this approach, the input vectors comprising the test sequence are fixed in advance. The process of generating the test sequence consists of ordering the precomputed input vectors such that the resulting test sequence has as high a fault coverage as possible. The advantage of this approach is that its computational complexity is limited by limiting the search space to a given set of input vectors and a given test sequence length. We describe a specific implementation of this approach. Experimental results demonstrate that restricting the search space to a fixed number of precomputed input vectors is sufficient for achieving the highest known fault coverage, or a fault coverage close to it, for benchmark circuits.
引用
收藏
页码:454 / 465
页数:12
相关论文
共 50 条
  • [31] TEST-GENERATION FOR HIGHLY SEQUENTIAL-CIRCUITS
    GHOSH, A
    DEVADAS, S
    NEWTON, AR
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 362 - 365
  • [32] FAST TEST-GENERATION FOR SEQUENTIAL-CIRCUITS
    KELSEY, TP
    SALUJA, KK
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 354 - 357
  • [33] Deriving signal constraints to accelerate sequential test generation
    Chakradhar, ST
    Gangaram, V
    Rothweiler, S
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 488 - 494
  • [34] AUTOMATIC TEST-GENERATION TACKLES SEQUENTIAL LOGIC
    GOERING, R
    COMPUTER DESIGN, 1986, 25 (03): : 24 - 26
  • [35] Dynamic state traversal for sequential circuit test generation
    Hsiao, MS
    Rudnick, EM
    Patel, JH
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2000, 5 (03) : 548 - 565
  • [36] Cellular automata for deterministic sequential test pattern generation
    Chiusano, S
    Corno, F
    Prinetto, P
    Reorda, MS
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 60 - 65
  • [37] Test generation for acyclic sequential circuits with hold registers
    Inoue, T
    Das, DK
    Sano, C
    Mihara, T
    Fujiwara, H
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 550 - 556
  • [38] Sequential test generation with advanced illegal state search
    Konijnenburg, MH
    van der Linden, JT
    van de Goor, AJ
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 733 - 742
  • [39] AC TEST PATTERN GENERATION FOR SEQUENTIAL LOGIC.
    Chao, C.C.
    IBM Technical Disclosure Bulletin, 1974, 16 (08): : 2439 - 2441
  • [40] Modified test generation methods for synchronous sequential circuits
    Kemamalini, A.
    Seshasayanan, R.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,