TOV: Sequential Test Generation by Ordering of Test Vectors

被引:10
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
Stuck-at faults; synchronous sequential circuits; test generation; TEST SEQUENCES;
D O I
10.1109/TCAD.2010.2041985
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a new approach to test generation for stuck-at faults in synchronous sequential circuits. Under this approach, the input vectors comprising the test sequence are fixed in advance. The process of generating the test sequence consists of ordering the precomputed input vectors such that the resulting test sequence has as high a fault coverage as possible. The advantage of this approach is that its computational complexity is limited by limiting the search space to a given set of input vectors and a given test sequence length. We describe a specific implementation of this approach. Experimental results demonstrate that restricting the search space to a fixed number of precomputed input vectors is sufficient for achieving the highest known fault coverage, or a fault coverage close to it, for benchmark circuits.
引用
收藏
页码:454 / 465
页数:12
相关论文
共 50 条
  • [21] The automatic generation of functional test vectors for Rambus designs
    Jones, KD
    Privitera, JP
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 415 - 420
  • [22] Application of Preselection of Test Subsequences in Sequential Test Generation for Functional Delay Faults
    Bareisa, E.
    Jusas, V.
    Motiejunas, K.
    Seinauskas, R.
    Motiejunas, L.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2012, 118 (02) : 33 - 37
  • [23] A Low Capture Power Test Generation Method Using Capture Safe Test Vectors
    Hirai, Atsushi
    Hosokawa, Toshinori
    Yamauchi, Yukari
    Arai, Masayuki
    2015 20th IEEE European Test Symposium (ETS), 2015,
  • [24] A diagnostic test generation procedure for synchronous sequential circuits based on test elimination
    Pomeranz, I
    Reddy, SM
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 1074 - 1083
  • [25] Test ordering
    McNeely, M
    LABORATORY MEDICINE, 2000, 31 (03) : 125 - 125
  • [26] Test generation for sequential circuits using state transition diagram and test generation for combinatorial circuit part
    Hasegawa, T
    Miura, K
    Ohmameuda, T
    Ito, H
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2001, 84 (08): : 20 - 28
  • [27] Study on dynamic optimization for sequential circuit test vectors based on HOPE
    Xu, CP
    Li, Z
    Mo, W
    Chen, GJ
    ICEMI'2001: FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT AND INSTRUMENTS, VOL 1, CONFERENCE PROCEEDINGS, 2001, : 43 - 47
  • [28] PRODUCING RELIABLE INITIALIZATION AND TEST OF SEQUENTIAL-CIRCUITS WITH PSEUDORANDOM VECTORS
    SOUFI, M
    SAVARIA, Y
    DARLAY, F
    KAMINSKA, B
    IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (10) : 1251 - 1256
  • [29] Temporary Overvoltage (TOV) Test Values for SPDs in Japan
    Kaito, Kensuke
    Sato, Hidetaka
    Arai, Yoshinosuke
    2018 34TH INTERNATIONAL CONFERENCE ON LIGHTNING PROTECTION (ICLP 2018), 2018,
  • [30] Improving the performance of automatic sequential test generation by targeting hard-to-test faults
    Lingappan, L
    Jha, NK
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 431 - 436