Dual-Edge Triggered Energy Recovery DCCER Flip-Flop for Low Energy Applications

被引:4
|
作者
Esmaeili, S. E. [1 ]
Al-Khalili, A. J. [1 ]
Cowan, G. E. R. [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
关键词
CLOCK;
D O I
10.1109/ECCTD.2009.5275131
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resonant clocking techniques have been shown to achieve significant power reduction compared to square wave clocking. In this paper, we propose a dual-edge triggered Differential Conditional Capturing Energy Recovery (DE-DCCER) flip-flop that allows the clock frequency to be reduced by a factor of two. The proposed flip-flop was tested using STMicroelectronics 90nm process technology. Simulation results show the correct operation of the dual-edge triggered flip-flop at a frequency of 250MHz. Modeling the entire system of the clock distribution network with approximately 10,000 flip-flops shows that dual-edge triggering achieves a 56% power reduction in the clock tree and up to 21% total power reduction for the entire system with a penalty of 36.8% increase in area.
引用
收藏
页码:57 / 60
页数:4
相关论文
共 50 条
  • [31] Energy-efficient adaptive clocking dual edge sense-amplifier flip-flop
    Liu, Yen-Ting
    Chiou, Lih-Yih
    Chang, Soon-Jyh
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4329 - +
  • [32] THE SUPPLEMENTARY RESEARCH IN TERNARY EDGE-TRIGGERED FLIP-FLOP
    庄南
    Science Bulletin, 1988, (22) : 1896 - 1899
  • [33] Novel CMOS ternary edge-triggered flip-flop
    Wu, Xunwei
    Wei, Jian
    Wang, Pengjun
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2000, 28 (09): : 126 - 127
  • [34] RESEARCH INTO TERNARY EDGE-TRIGGERED JKL FLIP-FLOP
    吴浩敏
    庄南
    Journal of Electronics(China), 1991, (03) : 268 - 275
  • [35] Dual-pulse-clock double edge triggered flip-flop for low voltage and high speed application
    Cheng, KH
    Lin, YH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 425 - 428
  • [36] THE SUPPLEMENTARY RESEARCH IN TERNARY EDGE-TRIGGERED FLIP-FLOP
    ZHUANG, N
    KEXUE TONGBAO, 1988, 33 (22): : 1896 - 1899
  • [37] SPARE GATES FORM EDGE-TRIGGERED FLIP-FLOP
    CAO, VB
    BROWN, B
    EDN, 1995, 40 (06) : 43 - 43
  • [38] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [39] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [40] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188