A Novel Design of Low-Power Double Edge-Triggered Flip-Flop

被引:0
|
作者
Yu, Chien-Cheng [1 ]
Chen, Kuan-Ting [2 ]
Wun, Jhong-yu [1 ]
机构
[1] Hsiuping Univ Sci & Technol, Dept Elect Engn, Taichung 41280, Taiwan
[2] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
关键词
Double edge-triggered flip-flop (DETFF); Power consumption; Power-delay product (PDP); Single edge-triggered flip-flop SETFF); IMPLEMENTATION;
D O I
10.1007/978-3-319-04573-3_116
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Flip-flops are known and widely used in VLSI integrated circuit (IC) design. The main advantage of using double edge-triggered flip-flop (DETFF) is that it allows one to maintain a constant throughput while operating at only half the clock frequency. As the increasing usages for flip-flops, the desire to reduce power consumption has led to increased demand for low power consumption flip-flops. This paper compares four previously published DETFFs together with our design for their power consumption. Several HSPICE simulations with different input sequences show that the proposed DETFF reduces power consumption up to 79.5 %, as compared to the existing DETFFs.
引用
收藏
页码:947 / 955
页数:9
相关论文
共 50 条
  • [1] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    [J]. ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [2] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    [J]. CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [3] A Low-Power Double Edge-Triggered Flip-Flop with Transmission Gates and Clock Gating
    Wang, Xiaowen
    Robinson, William H.
    [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 205 - 208
  • [4] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    [J]. PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [5] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [6] Design of double edge-triggered flip-flop for low-power educational environment (Publication with Expression of Concern)
    Punitha, L.
    Devi, Krishnasamy Nirmala
    Jose, Deepa
    Sundararajan, J.
    [J]. INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019, 60 (2_suppl) : 20 - 34
  • [7] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    [J]. ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188
  • [8] A New Design of Static Double Edge-Triggered Flip-Flop Circuit
    Yu Chien-Cheng
    [J]. 2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 1195 - 1198
  • [9] A novel CMOS double-edge triggered flip-flop for low-power applications
    Sung, YY
    Chang, RC
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 665 - 668
  • [10] Novel CMOS ternary edge-triggered flip-flop
    [J]. Wu, Xunwei, 2000, (28):