A novel CMOS double-edge triggered flip-flop for low-power applications

被引:0
|
作者
Sung, YY [1 ]
Chang, RC [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel low-power double-edge triggered flip-flop is presented in this paper. Low-power and high-speed flip-flops are required in many applications, especially in SoC systems. Double-edge triggered flip-flop can latch the data signal changes both from high to low and low to high. Thus, lower clock frequency is used while the data throughput is preserved. The proposed flip-flop uses a low-swing clock technology and low-Vt transistors for the clock transistors to reduce the leakage current problem. Beside, only a single latch is used and lower power consumption is achieved. HSPICE simulation results show that the power dissipation of the proposed flip-flop is reduced by at least 28% and the power-delay product is also reduced by at least 50%.
引用
收藏
页码:665 / 668
页数:4
相关论文
共 50 条
  • [1] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [2] Low-power clock branch sharing double-edge triggered flip-flop
    Zhao, Peiyi
    McNeely, Jason
    Golconda, Pradeep
    Bayoumi, Magdy A.
    Barcenas, Robert A.
    Kuang, Weidong
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 338 - 345
  • [3] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    GHALLEY, JS
    [J]. ELECTRONIC ENGINEERING, 1985, 57 (705): : 16 - 16
  • [4] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    ALDWORTH, CP
    [J]. ELECTRONIC ENGINEERING, 1985, 57 (703): : 36 - 36
  • [5] A New Structure of Low-Power and Low-Voltage Double-Edge Triggered Flip-Flop
    Parsa, Maryam
    Aleshams, Mahmoud
    Imanieh, Mohsen
    [J]. PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 118 - 124
  • [6] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [7] Low-power and area-efficient 9-transistor double-edge triggered flip-flop
    Muthukumar, S.
    Choi, GoangSeog
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [8] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 648 - 652
  • [9] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    [J]. 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 186
  • [10] Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements
    Zhengfeng Huang
    Xiao Yang
    Tai Song
    Haochen Qi
    Yiming Ouyang
    Tianming Ni
    Qi Xu
    [J]. Tsinghua Science and Technology, 2022, 27 (01) : 1 - 12