A novel CMOS double-edge triggered flip-flop for low-power applications

被引:0
|
作者
Sung, YY [1 ]
Chang, RC [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel low-power double-edge triggered flip-flop is presented in this paper. Low-power and high-speed flip-flops are required in many applications, especially in SoC systems. Double-edge triggered flip-flop can latch the data signal changes both from high to low and low to high. Thus, lower clock frequency is used while the data throughput is preserved. The proposed flip-flop uses a low-swing clock technology and low-Vt transistors for the clock transistors to reduce the leakage current problem. Beside, only a single latch is used and lower power consumption is achieved. HSPICE simulation results show that the power dissipation of the proposed flip-flop is reduced by at least 28% and the power-delay product is also reduced by at least 50%.
引用
收藏
页码:665 / 668
页数:4
相关论文
共 50 条
  • [41] Low-power explicit-pulsed triggered flip-flop with robust output
    Wu, Xue-Xiang
    Shen, Ji-Zhong
    ELECTRONICS LETTERS, 2012, 48 (24) : 1523 - 1524
  • [42] Design and Implementation of Enhanced Edge Triggered Flip-Flop for Low Power Dissipation
    Mathiazhagan, V.
    Ananthamoorthy, N. P.
    Venkatesh, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (09) : 1261 - 1273
  • [43] Design of a fully-static differential low-power CMOS flip-flop
    Yalcin, T
    Ismailoglu, N
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 331 - 333
  • [44] CMOS edge-triggered flip-flop using one latch
    Wu, X
    Wei, J
    ELECTRONICS LETTERS, 1998, 34 (16) : 1581 - 1582
  • [45] Novel Ultra Low Power Dual Edge Triggered Retention Flip-flop for Transiently Powered Systems
    Dasari, Madhav
    Nikhil, R.
    Chavan, Ameet
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 500 - 504
  • [46] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [47] A Clock Gated Flip-Flop for Low Power Applications in 90 nm CMOS
    Shaker, Mohamed O.
    Bayoumi, Magdy A.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 558 - 562
  • [48] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
  • [49] High Speed Low Power Dual-Edge Triggered D flip-flop
    Shandilya, Rahul
    Sharma, Rk
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [50] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124