Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique

被引:0
|
作者
Xiang, Guang-Ping [1 ]
Shen, Ji-Zhong [1 ]
Wu, Xue-Xiang [1 ]
Geng, Liang [1 ]
机构
[1] Zhejiang Univ, Inst Elect Circuits & Informat Syst, Hangzhou 310003, Zhejiang, Peoples R China
关键词
HIGH-PERFORMANCE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Flip-flops are basic sequential elements in digital circuits and they have a deep impact on the performance of the circuits. In order to reduce the redundant transitions at internal nodes of the flip-flop, a conditional clock technique is proposed, and then a conditional clock pulse-triggered flip-flop (CCFF) based on this technique is designed. In CCFF, the clock is blocked when the input remains unchanged so that the internal nodes will not switch with the clock, which reduces the power consumption effectively. Based on the TSMC 0.18 mu m technology, the post-layout simulation results show that the proposed CCFF has an obvious advantage in power consumption when the data switching activity factor is below 50% as compared with other state-of-the-art pulse-triggered flip-flops, and the power saving is more than 50% when the activity factor is 10%.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [1] Low-Power Pulse-Triggered Flip-Flop Design With Conditional Pulse-Enhancement Scheme
    Hwang, Yin-Tsung
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 361 - 366
  • [2] Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique
    Shen, Jizhong
    Geng, Liang
    Wu, Xuexiang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (07)
  • [3] A pulse-triggered TSPC flip-flop for high-speed low-power VLSI design applications
    Wang, JS
    Yang, PH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A93 - A96
  • [4] Low-Power Pulse-Triggered Flip-Flop Design Based on a Signal Feed-Through Scheme
    Lin, Jin-Fa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 181 - 185
  • [5] Low-power pulse-triggered flip-flop design using gated pull-up control scheme
    Lin, J. -F.
    ELECTRONICS LETTERS, 2011, 47 (24) : 1312 - 1313
  • [6] A clock-gated pulse-triggered D flip-flop for low-power high-performance VLSI synchronous systems
    Aguirre-Hernandez, M.
    Linares-Aranda, M.
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 293 - +
  • [7] Low-power level converting flip-flop with a conditional clock technique in dual supply systems
    Shen, Jizhong
    Geng, Liang
    Xiang, Guangping
    Liang, Jianwei
    MICROELECTRONICS JOURNAL, 2014, 45 (07) : 857 - 863
  • [8] Ultra-Low Power Pulse-Triggered CNTFET-Based Flip-Flop
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhasheinkhani, Mohammad Mahdi
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2019, 18 : 756 - 761
  • [9] Pulse-Triggered Flip-Flop Design with PTL Style Control Scheme
    Lin, Jin-Fa
    Sheu, Ming-Hua
    Wang, Peng-Siang
    2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 657 - 661
  • [10] Low power pulsed flip-flop with clock gating and conditional pulse enhancement
    John, Kuruvilla
    Kumar, R. S. Vinod
    Kumar, S. S.
    INTERNATIONAL JOURNAL OF AUTOMATION AND CONTROL, 2021, 15 (02) : 259 - 274