Low-power Design of Double Edge-triggered Static SOI D Flip-flop

被引:1
|
作者
Xing, Wan [1 ]
Song, Jia [1 ]
Gang, Du [1 ]
机构
[1] Peking Univ, Dept Elect Engn & Comp Sci, Beijing 100871, Peoples R China
关键词
D O I
10.1149/1.3567580
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
In this paper, a double edge-triggered (DET), static SOI D flip-flop design suitable for low power and low area application is proposed. Silicon on insulator (SOI) is particularly good for low-power digital systems. Based on SOI technology instead of bulk silicon we realized a novel single edge-triggered (SET) static SOI D flip-flop using only ten transistors thus resulting in low-power consumption. Based on the SETDFF, a double edge-triggered D flip-flop is further constructed with an upper path and a lower path connected between the data input and an output node. Compared to single edge-triggered D flip-flop which processes data only at either the rising or falling transition of the clock, the DET D flip-flop doubles the rate of data thereby, increasing the data throughput. Simulation results indicated that the circuit is capable of significant power saving.
引用
收藏
页码:189 / 194
页数:6
相关论文
共 50 条
  • [1] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [2] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    [J]. ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [3] A New Design of Static Double Edge-Triggered Flip-Flop Circuit
    Yu Chien-Cheng
    [J]. 2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 1195 - 1198
  • [4] A Low-Power Double Edge-Triggered Flip-Flop with Transmission Gates and Clock Gating
    Wang, Xiaowen
    Robinson, William H.
    [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 205 - 208
  • [5] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    [J]. PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [6] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [7] Design of double edge-triggered flip-flop for low-power educational environment (Publication with Expression of Concern)
    Punitha, L.
    Devi, Krishnasamy Nirmala
    Jose, Deepa
    Sundararajan, J.
    [J]. INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019, 60 (2_suppl) : 20 - 34
  • [8] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    [J]. ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188
  • [9] A static differential double edge-triggered flip-flop based on clock racing
    Moisiadis, Y
    Bouras, I
    Arapoyanni, A
    Dermentzoglou, L
    [J]. MICROELECTRONICS JOURNAL, 2001, 32 (08) : 665 - 671
  • [10] A low-power static dual edge-triggered flip-flop using an output-controlled discharge configuration
    Phyu, MW
    Goh, WL
    Yeo, KS
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2429 - 2432