Dual-Edge Triggered Energy Recovery DCCER Flip-Flop for Low Energy Applications

被引:4
|
作者
Esmaeili, S. E. [1 ]
Al-Khalili, A. J. [1 ]
Cowan, G. E. R. [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
关键词
CLOCK;
D O I
10.1109/ECCTD.2009.5275131
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resonant clocking techniques have been shown to achieve significant power reduction compared to square wave clocking. In this paper, we propose a dual-edge triggered Differential Conditional Capturing Energy Recovery (DE-DCCER) flip-flop that allows the clock frequency to be reduced by a factor of two. The proposed flip-flop was tested using STMicroelectronics 90nm process technology. Simulation results show the correct operation of the dual-edge triggered flip-flop at a frequency of 250MHz. Modeling the entire system of the clock distribution network with approximately 10,000 flip-flops shows that dual-edge triggering achieves a 56% power reduction in the clock tree and up to 21% total power reduction for the entire system with a penalty of 36.8% increase in area.
引用
收藏
页码:57 / 60
页数:4
相关论文
共 50 条
  • [41] True Single-Phase Energy Recovery Flip-Flop for Low-Power Application
    Gao, Leisheng
    Zhou, Yumei
    Liu, Hainan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1173 - 1176
  • [42] Timing Analysis of Dual-Edge-Triggered Flip-Flop Based Circuits with Clock Gating
    Oh, Chungki
    Kim, Sangmin
    Shin, Youngsoo
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 59 - 62
  • [43] Dual-edge triggered static pulsed flip-flops
    Ghadiri, A
    Mahmoodi, H
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 846 - 849
  • [44] A Robust and Energy Efficient Pulse-Triggered Flip-Flop Design for Ultra Low Voltage Operations
    Bernard, Sebastien
    Valentian, Alexandre
    Bol, David
    Legat, Jean-Didier
    Belleville, Marc
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) : 118 - 126
  • [45] Dual-edge triggered level converting flip-flops
    Mahmoodi-Meimand, H
    Roy, K
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 661 - 664
  • [46] Timing characterization of dual-edge triggered flip-flops
    Nedovic, N
    Aleksic, M
    Oklobdzija, VG
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 538 - 541
  • [47] Double-edge triggered level converter flip-flop with feedback
    Seyedi, Azam-Sadat
    Afzali-Kusha, Ali
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 44 - +
  • [48] CMOS edge-triggered flip-flop using one latch
    Wu, X
    Wei, J
    ELECTRONICS LETTERS, 1998, 34 (16) : 1581 - 1582
  • [49] Soft Error Resilient and Energy Efficient Dual Modular TSPC Flip-Flop
    Gupta, Shubhanshu
    Mekie, Joycee
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 341 - 346
  • [50] A Novel Modified Low Power Pulse Triggered Flip-Flop
    Samal, Lopamudra
    Sahoo, Sauvagya Ranjan
    Samal, Chiranjibi
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 482 - 488