Dual-Edge Triggered Energy Recovery DCCER Flip-Flop for Low Energy Applications

被引:4
|
作者
Esmaeili, S. E. [1 ]
Al-Khalili, A. J. [1 ]
Cowan, G. E. R. [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
关键词
CLOCK;
D O I
10.1109/ECCTD.2009.5275131
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resonant clocking techniques have been shown to achieve significant power reduction compared to square wave clocking. In this paper, we propose a dual-edge triggered Differential Conditional Capturing Energy Recovery (DE-DCCER) flip-flop that allows the clock frequency to be reduced by a factor of two. The proposed flip-flop was tested using STMicroelectronics 90nm process technology. Simulation results show the correct operation of the dual-edge triggered flip-flop at a frequency of 250MHz. Modeling the entire system of the clock distribution network with approximately 10,000 flip-flops shows that dual-edge triggering achieves a 56% power reduction in the clock tree and up to 21% total power reduction for the entire system with a penalty of 36.8% increase in area.
引用
收藏
页码:57 / 60
页数:4
相关论文
共 50 条
  • [21] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Geng, Liang
    Shen, Ji-zhong
    Xu, Cong-yuan
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2016, 17 (09) : 962 - 972
  • [22] Timing-Error-Detecting Dual-Edge-Triggered Flip-Flop
    Kazuteru Namba
    Takashi Katagiri
    Hideo Ito
    Journal of Electronic Testing, 2013, 29 : 545 - 554
  • [23] Timing-Error-Detecting Dual-Edge-Triggered Flip-Flop
    Namba, Kazuteru
    Katagiri, Takashi
    Ito, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (04): : 545 - 554
  • [24] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [25] Novel Ultra Low Power Dual Edge Triggered Retention Flip-flop for Transiently Powered Systems
    Dasari, Madhav
    Nikhil, R.
    Chavan, Ameet
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 500 - 504
  • [26] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [27] Design and Implementation of Enhanced Edge Triggered Flip-Flop for Low Power Dissipation
    Mathiazhagan, V.
    Ananthamoorthy, N. P.
    Venkatesh, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (09) : 1261 - 1273
  • [28] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 648 - 652
  • [29] A PVT variation-tolerant static single-phase clocked dual-edge triggered flip-flop for aggressive voltage scaling
    Lee, Yongmin
    Lee, Yoonmyung
    IEICE ELECTRONICS EXPRESS, 2019, 16 (20): : 1 - 5
  • [30] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 186