Dual-Edge Triggered Energy Recovery DCCER Flip-Flop for Low Energy Applications

被引:4
|
作者
Esmaeili, S. E. [1 ]
Al-Khalili, A. J. [1 ]
Cowan, G. E. R. [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
关键词
CLOCK;
D O I
10.1109/ECCTD.2009.5275131
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resonant clocking techniques have been shown to achieve significant power reduction compared to square wave clocking. In this paper, we propose a dual-edge triggered Differential Conditional Capturing Energy Recovery (DE-DCCER) flip-flop that allows the clock frequency to be reduced by a factor of two. The proposed flip-flop was tested using STMicroelectronics 90nm process technology. Simulation results show the correct operation of the dual-edge triggered flip-flop at a frequency of 250MHz. Modeling the entire system of the clock distribution network with approximately 10,000 flip-flops shows that dual-edge triggering achieves a 56% power reduction in the clock tree and up to 21% total power reduction for the entire system with a penalty of 36.8% increase in area.
引用
收藏
页码:57 / 60
页数:4
相关论文
共 50 条
  • [1] An energy-efficient dual-edge triggered level-converting flip-flop
    Chiou, Lih-Yih
    Lou, Shien-Chun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1157 - 1160
  • [2] High Speed Low Power Dual-Edge Triggered D flip-flop
    Shandilya, Rahul
    Sharma, Rk
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [3] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164
  • [4] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [5] Low-power dual-edge triggered state-retention scan flip-flop
    Karimiyan, H.
    Sayedi, S. M.
    Saidi, H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (05): : 410 - 419
  • [6] Low power dual-edge triggered flip-flop structure in quantum dot cellular automata
    Yang, X.
    Cai, L.
    Zhao, X.
    ELECTRONICS LETTERS, 2010, 46 (12) : 825 - U35
  • [7] Dual-edge triggered sense amplifier flip-flop for resonant clock distribution networks
    Esmaeili, S. E.
    Al-Khalili, A. J.
    Cowan, G. E. R.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (06): : 499 - 514
  • [8] Dual-Edge Trigged Sense-Amplifier Flip-Flop for Low Power Systems
    Balan, Sudeep
    Daniel, Sanil K.
    2012 INTERNATIONAL CONFERENCE ON GREEN TECHNOLOGIES (ICGT), 2012, : 135 - 142
  • [9] Energy-Efficient Double-Edge Triggered Flip-Flop
    Wang, Chua-Chin
    Sung, Gang-Neng
    Chang, Ming-Kai
    Shen, Ying-Yu
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (03): : 347 - 352
  • [10] Energy-Efficient Double-Edge Triggered Flip-Flop
    Chua-Chin Wang
    Gang-Neng Sung
    Ming-Kai Chang
    Ying-Yu Shen
    Journal of Signal Processing Systems, 2010, 61 : 347 - 352