Electrical, Thermal, and Mechanical Characterization of eWLB, Fully Molded Fan-Out Package, and Fan-Out Chip Last Package

被引:24
|
作者
Shih, Mengkai [1 ]
Huang, Chih-Yi [2 ]
Chen, Tsan-Hsien [2 ]
Wang, Chen-Chao [3 ]
Tarng, David [2 ]
Hung, C. P. [2 ]
机构
[1] Adv Semicond Engn Inc, Stress Thermal Anal Lab, Kaohsiung 811, Taiwan
[2] Adv Semicond Engn Inc, Kaohsiung 811, Taiwan
[3] Adv Semicond Engn Inc, Div Prod Design, Kaohsiung 811, Taiwan
关键词
Advanced metrology analysis (aMA) system; fan-out (FO) package; inductance; optimization; solder joint; Taguchi method; thermal dissipation; warpage; EXPERIMENTAL-VERIFICATION; LEVEL; RELIABILITY; SIMULATION; WARPAGE; DESIGN;
D O I
10.1109/TCPMT.2019.2935477
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fan-out (FO) packages are widely used in handheld, mobile consumer, and Internet of Things (IoT) devices due to the facility they provide for a greater I/O density and the integration of multiple components in a single package. Various types of FO package are available, including embedded wafer-level BGA (eWLB), fully molded (FM), and a flip-chip-based structure referred to as a fan-out chip-last package (FOCLP). In this paper, ANSYS simulations are performed to examine the warpage, extreme low-k (ELK) interconnect stress and board-level solder joint reliability of the various package types. The validity of the simulation model is confirmed by comparing the numerical results for the warpage of the eWLB and FM packages with the experimental observations. Further simulations are then performed to investigate the heat dissipation performance and electrical crosstalk properties of the three packages. Taguchi experiments are conducted to examine the effects of eight control factors [namely, the inclusion (or otherwise) of a backside laminate film, the board thickness, the joint standoff distance, the ball joint diameter, the under bump metallurgy (UBM) diameter, the joint pitch, the die thickness, and the Cu pillar height] on the thermomechanical reliability of the FM package under accelerated thermal cycling testing. Finally, the Taguchi analysis results are used to determine the optimal geometry design of the FM package.
引用
收藏
页码:1765 / 1775
页数:11
相关论文
共 50 条
  • [21] Three Dimensional Corner Delamination Analysis for Fan-Out Chip Scale Package
    Chen, Yu-Ren
    Shen, G. S.
    Yang, Hung-Chun
    Lin, Huang-Chun
    Chiu, Tz-Cheng
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 290 - +
  • [22] Chip-Last Fan-out Package with Embedded Power ICs in Ultra-Thin Laminates
    Kumbhat, Nitesh
    Ramachandran, Koushik
    Liu, Fuhan
    Wagner, Brent
    Sundaram, Venky
    Tummala, Rao
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1372 - 1377
  • [23] Comparison of Package-on-Package Technologies Utilizing Flip Chip and Fan-Out Wafer Level Packaging
    Lujan, Amy P.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2089 - 2094
  • [24] Warpage Simulation and Analysis for Panel Level Fan-out Package
    Lan, Jia-Shen
    Wu, Mei-Ling
    PROCEEDINGS OF THE NINETEENTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2020), 2020, : 1160 - 1164
  • [25] Comparable Study for Redistribution Layers in FO POP RDL First and Last (Fan-Out Package on Package)
    Kuo , Kuei Hsiao
    Tai, Derrick
    Peng, Sam
    Chien, Feng Lung
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 253 - 257
  • [26] Underfill Selection Guideline for Fan-Out Heterogeneous Integration Package
    Teng, Wen-Yu
    Hung, Liang-Yih
    Lee, Jackson
    Li, Debby
    Chen, Carl
    Jiang, Don-Son
    Wang, Yu-Po
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 1993 - 1997
  • [27] Scalable Chiplet package using Fan-Out Embedded Bridge
    Lin, Joe
    Chung, C. Key
    Lin, C. F.
    Liao, Ally
    Lu, Ying Ju
    Chen, Jia Shuang
    Ng, Daniel
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 14 - 18
  • [28] Fan-out Panel Level Package with Fine Pitch Pattern
    Kim, Jinyoung
    Choi, Ikjun
    Park, JunHyeong
    Lee, Jae-Ean
    Jeong, TaeSung
    Byun, Jungsoo
    Ko, YoungGwan
    Hur, Kangheon
    Kim, Dea-Woo
    Oh, Kyung Suk
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 52 - 57
  • [29] FOStrip Technique for Low-Cost Fan-Out Package
    Lin, I-Hung
    Chen, Yu-Tai
    Huang, Ji-Ting
    Lu, Hsiang-Hua
    Pan, Ying-Chieh
    Wang, Chien-Hui
    Ni, Tom
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [30] Latest material technologies for Fan-Out Wafer Level Package
    Watanabe, Itaru
    Kouda, Masaya
    Makihara, Koji
    Shinozaki, Hiroki
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,