Electrical, Thermal, and Mechanical Characterization of eWLB, Fully Molded Fan-Out Package, and Fan-Out Chip Last Package

被引:24
|
作者
Shih, Mengkai [1 ]
Huang, Chih-Yi [2 ]
Chen, Tsan-Hsien [2 ]
Wang, Chen-Chao [3 ]
Tarng, David [2 ]
Hung, C. P. [2 ]
机构
[1] Adv Semicond Engn Inc, Stress Thermal Anal Lab, Kaohsiung 811, Taiwan
[2] Adv Semicond Engn Inc, Kaohsiung 811, Taiwan
[3] Adv Semicond Engn Inc, Div Prod Design, Kaohsiung 811, Taiwan
关键词
Advanced metrology analysis (aMA) system; fan-out (FO) package; inductance; optimization; solder joint; Taguchi method; thermal dissipation; warpage; EXPERIMENTAL-VERIFICATION; LEVEL; RELIABILITY; SIMULATION; WARPAGE; DESIGN;
D O I
10.1109/TCPMT.2019.2935477
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fan-out (FO) packages are widely used in handheld, mobile consumer, and Internet of Things (IoT) devices due to the facility they provide for a greater I/O density and the integration of multiple components in a single package. Various types of FO package are available, including embedded wafer-level BGA (eWLB), fully molded (FM), and a flip-chip-based structure referred to as a fan-out chip-last package (FOCLP). In this paper, ANSYS simulations are performed to examine the warpage, extreme low-k (ELK) interconnect stress and board-level solder joint reliability of the various package types. The validity of the simulation model is confirmed by comparing the numerical results for the warpage of the eWLB and FM packages with the experimental observations. Further simulations are then performed to investigate the heat dissipation performance and electrical crosstalk properties of the three packages. Taguchi experiments are conducted to examine the effects of eight control factors [namely, the inclusion (or otherwise) of a backside laminate film, the board thickness, the joint standoff distance, the ball joint diameter, the under bump metallurgy (UBM) diameter, the joint pitch, the die thickness, and the Cu pillar height] on the thermomechanical reliability of the FM package under accelerated thermal cycling testing. Finally, the Taguchi analysis results are used to determine the optimal geometry design of the FM package.
引用
收藏
页码:1765 / 1775
页数:11
相关论文
共 50 条
  • [31] Thermal Error Analysis and Compensation of Die Attach Equipment for Fan-out Package
    Wangjunshuai
    Yelezhi
    Wang Haiming
    Lang Ping
    Wang Zhiyue
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 302 - 305
  • [32] Warpage Simulation and Experiment for Panel Level Fan-Out Package
    Lin, Tingyu
    Hou, Fengze
    Liu, Haiyan
    Pan, Daicong
    Chen, Feng
    Li, Jun
    Zhang, Hengyun
    Cao, Liqiang
    2016 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2016, : 129 - 131
  • [33] Through Mold Interconnects for Fan-out Wafer Level Package
    Ho, Soon Wee
    Wai, Leong Ching
    Sek, Soon Ann
    Cereno, Daniel Ismael
    Lau, Boon Long
    Hsiao, Hsiang-Yao
    Chai, Tai Chong
    Rao, Vempati Srinivasa
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 51 - 56
  • [34] Comprehensive Design and Analysis of Fan-Out Wafer Level Package
    Zhang, Xiaowu
    Jong, Ming Chinq
    Bu, Lin
    Lau, Boon Long
    Boon, Simon Lim Siak
    Siang, Sharon Lim Pei
    Han, Yong
    Liu, Songlin
    Wang, Xiaobai
    Andriani, Yosephine
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 107 - 110
  • [35] Process and Reliability of Large Fan-Out Wafer Level Package based Package-on-Package
    Rao, Vempati Srinivasa
    Chong, Chai Tai
    Ho, David
    Zhi, Ding Mian
    Choong, Chong Ser
    Lim, Sharon P. S.
    Ismael, Daniel
    Liang, Ye Yong
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 615 - 622
  • [36] Thermomechanical Properties of Fan-Out Wafer Level Package with Various Chip and Mold Thickness
    Jeong, Haksan
    Myung, Woo-Ram
    Jung, Kwang-Ho
    Jung, Seung-Boo
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2121 - 2126
  • [37] Interconnect Reliability Modeling for Lead-Free Fan-Out Chip Scale Package
    Chen, Yu-Ren
    Shen, G. S.
    Yang, Hung-Chun
    Chiu, Tz-Cheng
    2008 EMAP CONFERENCE PROCEEDINGS, 2008, : 115 - +
  • [38] Effect of epoxy mold compound and package dimensions on the thermomechanical properties of a fan-out package
    Haksan Jeong
    Kwang-Ho Jung
    Choong-Jae Lee
    Kyung Deuk Min
    Woo-Ram Myung
    Seung-Boo Jung
    Journal of Materials Science: Materials in Electronics, 2020, 31 : 6835 - 6842
  • [39] Effect of epoxy mold compound and package dimensions on the thermomechanical properties of a fan-out package
    Jeong, Haksan
    Jung, Kwang-Ho
    Lee, Choong-Jae
    Min, Kyung Deuk
    Myung, Woo-Ram
    Jung, Seung-Boo
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2020, 31 (09) : 6835 - 6842
  • [40] Chip Last Fan-out Packaging for Millimeter Wave Application
    Lu, Hsin-Chia
    Wang, Yuan-Hong
    Leou, Jeng-Long
    Chan, Harrison
    Chen, Scott
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1303 - 1308