Electrical, Thermal, and Mechanical Characterization of eWLB, Fully Molded Fan-Out Package, and Fan-Out Chip Last Package

被引:24
|
作者
Shih, Mengkai [1 ]
Huang, Chih-Yi [2 ]
Chen, Tsan-Hsien [2 ]
Wang, Chen-Chao [3 ]
Tarng, David [2 ]
Hung, C. P. [2 ]
机构
[1] Adv Semicond Engn Inc, Stress Thermal Anal Lab, Kaohsiung 811, Taiwan
[2] Adv Semicond Engn Inc, Kaohsiung 811, Taiwan
[3] Adv Semicond Engn Inc, Div Prod Design, Kaohsiung 811, Taiwan
关键词
Advanced metrology analysis (aMA) system; fan-out (FO) package; inductance; optimization; solder joint; Taguchi method; thermal dissipation; warpage; EXPERIMENTAL-VERIFICATION; LEVEL; RELIABILITY; SIMULATION; WARPAGE; DESIGN;
D O I
10.1109/TCPMT.2019.2935477
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fan-out (FO) packages are widely used in handheld, mobile consumer, and Internet of Things (IoT) devices due to the facility they provide for a greater I/O density and the integration of multiple components in a single package. Various types of FO package are available, including embedded wafer-level BGA (eWLB), fully molded (FM), and a flip-chip-based structure referred to as a fan-out chip-last package (FOCLP). In this paper, ANSYS simulations are performed to examine the warpage, extreme low-k (ELK) interconnect stress and board-level solder joint reliability of the various package types. The validity of the simulation model is confirmed by comparing the numerical results for the warpage of the eWLB and FM packages with the experimental observations. Further simulations are then performed to investigate the heat dissipation performance and electrical crosstalk properties of the three packages. Taguchi experiments are conducted to examine the effects of eight control factors [namely, the inclusion (or otherwise) of a backside laminate film, the board thickness, the joint standoff distance, the ball joint diameter, the under bump metallurgy (UBM) diameter, the joint pitch, the die thickness, and the Cu pillar height] on the thermomechanical reliability of the FM package under accelerated thermal cycling testing. Finally, the Taguchi analysis results are used to determine the optimal geometry design of the FM package.
引用
收藏
页码:1765 / 1775
页数:11
相关论文
共 50 条
  • [11] Package Design Optimization of the Fan-out Interposer System
    Kim, Sang Kyu
    Park, Sangwook
    Cha, Seung Yong
    Jung, Sang Nam
    Kim, Gyongbum
    Oh, Dan
    Kim, Joonsung
    Kim, Sang-Uk
    Lee, Seok Won
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 22 - 27
  • [12] Fan-out Wafer Level Package for Memory Applications
    Son, Ho-Young
    Sung, Ki-Jun
    Choi, Bok-Kyu
    Kim, Jong-Hoon
    Lee, Kangwook
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1349 - 1354
  • [13] New wave Fan-out package For Heterogeneous Integration
    Chao, Shin-Hua
    Sung, Yuan-Fu
    Luh, Ding-Bang
    2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2017, : 321 - 324
  • [14] Hybrid Fan-out Package for Vertical Heterogeneous Integration
    Chuang, Po-Yao
    Lin, M-L
    Hung, S-T
    Wu, Y-W
    Wong, D-C
    Yew, M-C
    Hsu, C-K
    Liao, L-L
    Lai, P-Y
    Tsai, P-H
    Chen, S-M
    Cheng, S-K
    Jeng, Shin-Puu
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 333 - 338
  • [15] Evaluation of fan-out wafer level package strength
    Xu, Cheng
    Zhong, Z. W.
    Choi, W. K.
    MICROELECTRONICS INTERNATIONAL, 2019, 36 (02) : 54 - 61
  • [16] Development of Advanced Fan-out Wafer Level Package
    Jin, Yonggang
    Teysseyre, Jerome
    Liu, Anandan Ramasamy Yun
    Huang, Bing Hong
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 699 - 708
  • [17] Thermal and Thermomechanical Behaviors of the Fan-Out Package With Embedded Ag Patterns
    Jung, Kwang-Ho
    Jeong, Haksan
    Lee, Choong-Jae
    Min, Kyung Deuk
    Jung, Seung-Boo
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (09): : 1432 - 1437
  • [18] Thermal Test Effect on Fan-out Wafer Level Package Strength
    Xu, Cheng
    Zhong, Z. W.
    Choi, W. K.
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 271 - 274
  • [19] Warpage Characterization of Panel Fan-out (P-FO) Package
    Liu, Hung-Wen
    Liu, Yi-Wei
    Ji, Jason
    Liao, Jash
    Chen, Agassi
    Chen, Yan-Heng
    Kao, Nicholas
    Lai, Yi-Che
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1750 - 1754
  • [20] Embedded IPD Integration Solution for Large Chip Module Fan-Out Package
    Liao, Mark
    Wang, Long-Yuan
    Lin, Vito
    Shih, Teny
    Kang, Andrew
    Wang, Y. P.
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,