Electrical, Thermal, and Mechanical Characterization of eWLB, Fully Molded Fan-Out Package, and Fan-Out Chip Last Package

被引:24
|
作者
Shih, Mengkai [1 ]
Huang, Chih-Yi [2 ]
Chen, Tsan-Hsien [2 ]
Wang, Chen-Chao [3 ]
Tarng, David [2 ]
Hung, C. P. [2 ]
机构
[1] Adv Semicond Engn Inc, Stress Thermal Anal Lab, Kaohsiung 811, Taiwan
[2] Adv Semicond Engn Inc, Kaohsiung 811, Taiwan
[3] Adv Semicond Engn Inc, Div Prod Design, Kaohsiung 811, Taiwan
关键词
Advanced metrology analysis (aMA) system; fan-out (FO) package; inductance; optimization; solder joint; Taguchi method; thermal dissipation; warpage; EXPERIMENTAL-VERIFICATION; LEVEL; RELIABILITY; SIMULATION; WARPAGE; DESIGN;
D O I
10.1109/TCPMT.2019.2935477
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fan-out (FO) packages are widely used in handheld, mobile consumer, and Internet of Things (IoT) devices due to the facility they provide for a greater I/O density and the integration of multiple components in a single package. Various types of FO package are available, including embedded wafer-level BGA (eWLB), fully molded (FM), and a flip-chip-based structure referred to as a fan-out chip-last package (FOCLP). In this paper, ANSYS simulations are performed to examine the warpage, extreme low-k (ELK) interconnect stress and board-level solder joint reliability of the various package types. The validity of the simulation model is confirmed by comparing the numerical results for the warpage of the eWLB and FM packages with the experimental observations. Further simulations are then performed to investigate the heat dissipation performance and electrical crosstalk properties of the three packages. Taguchi experiments are conducted to examine the effects of eight control factors [namely, the inclusion (or otherwise) of a backside laminate film, the board thickness, the joint standoff distance, the ball joint diameter, the under bump metallurgy (UBM) diameter, the joint pitch, the die thickness, and the Cu pillar height] on the thermomechanical reliability of the FM package under accelerated thermal cycling testing. Finally, the Taguchi analysis results are used to determine the optimal geometry design of the FM package.
引用
收藏
页码:1765 / 1775
页数:11
相关论文
共 50 条
  • [41] From Fan-out Wafer to Fan-out Panel Level Packaging
    Braun, T.
    Becker, K. -F.
    Raatz, S.
    Bader, V.
    Bauer, J.
    Aschenbrenner, R.
    Voges, S.
    Thomas, T.
    Kahle, R.
    Lang, K. -D.
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 29 - 32
  • [42] The Novel Liquid Molding Compound for Fan-out Wafer Level Package
    Kan, Katsushi
    Oi, Yosuke
    Fujii, Yasuhito
    Miwa, Masato
    Sugahara, Michiyasu
    2016 International Conference on Electronics Packaging (ICEP), 2016, : 557 - 561
  • [43] Overview of Fan-out Wafer Level Package (FO-WLP)
    Lu, Charlie
    2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2014, : 208 - 208
  • [44] RF Devices Integrated by Fan-Out and System-In-Package Technology
    Kung, Cheng-Yuan
    Lin, Hung-Yi
    Kuo, Chin-Cheng
    Wu, Cheng-Syuan
    Chen, Yu-Ting
    Hsieh, Meng-Wei
    Hsieh, Yu-Chang
    Lee, Pao-Nan
    2022 17TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2022,
  • [45] Numerical and Experimental Study of Fan-out Wafer Level Package Strength
    Xu, Cheng
    Zhong, Z. W.
    Choi, W. K.
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 2187 - 2192
  • [46] Warpage Simulation and Optimization of Panel Level Fan-out Embedded Package
    Cui, Ruibin
    Kuang, Ziliang
    Yang, Guannan
    Cui, Chengqiang
    Zhang, Yu
    2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,
  • [47] Fan-Out Antenna-in-Package Integration Using Heatsink Antenna
    Zhang, Xuesong
    Wang, Qian
    Xia, Chenhui
    Zhou, Chaojie
    Wang, Gang
    Cai, Jian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (08): : 1262 - 1270
  • [48] Development of liquid molding compound for fan-out wafer level package
    Kan K.
    Oi Y.
    Fujii Y.
    Journal of Japan Institute of Electronics Packaging, 2020, 23 (06) : 501 - 506
  • [49] Simulation and Experiments of Fan-out Wafer Level Package during Encapsulation
    deng, Shang-Shiuan
    Hwang, Sheng-Jye
    Lee, Huei-Huang
    Huang, Durn-Yuan
    Chen, Yu-Ren
    Shen, Geng-Shin
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 38 - +
  • [50] FAN-OUT FILTERS
    FRITZEMEYER, RD
    ELECTRO-TECHNOLOGY, 1966, 77 (04): : 36 - +