Test generation for open defects in CMOS circuits

被引:13
|
作者
Devtaprasanna, N. [1 ]
Gunda, A. [2 ]
Krishnamurthy, P. [2 ]
Reddy, S. M. [1 ]
Porneranz, I. [3 ]
机构
[1] Univ Iowa, Dept ECE, Iowa City, IA 52242 USA
[2] LSI Log Corp, Milpitas, CA 95035 USA
[3] Purdue Univ, Sch ECE, W Lafayette, IN 47907 USA
关键词
D O I
10.1109/DFT.2006.62
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Open defects in CMOS circuits require two-pattern tests for detection. Traditionally, the only two-pattern tests included in manufacturing test are those targeting transition delay faults. Such tests, however, do not provide complete coverage of all the open defects. In this paper we propose the use of a unified test set that detects all inline resistance faults which model interconnect open defects and all transistor stuck-open faults which model intra-gate open defects in order to obtain a comprehensive coverage of open defects. We also describe a method of generating the proposed test set using an ATPG program for transition delay faults whose sizes are comparable to transition delay fault based test set.
引用
收藏
页码:41 / +
页数:3
相关论文
共 50 条
  • [41] Test generation algorithm for QCA circuits targeting novel defects and its corresponding fault models
    Dhare, Vaishali
    Mehta, Usha
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 110
  • [42] Impact of single-defects on the variability of CMOS inverter circuits
    Waltl, Michael
    Waldhoer, Dominic
    Tselios, Konstantinos
    Stampfer, Bernhard
    Schleich, Christian
    Rzepa, Gerhard
    Enichlmair, Hubert
    Ioannidis, Eleftherios G.
    Minixhofer, Rainer
    Grasser, Tibor
    MICROELECTRONICS RELIABILITY, 2021, 126
  • [43] Genetic-algorithm-based test generation for current testing of bridging faults in CMOS VLSI circuits
    Lee, T
    Hajj, IN
    Rudnick, EM
    Patel, JH
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 456 - 462
  • [44] Generation and propagation of single event transients in CMOS circuits
    Wirth, Gilson I.
    Vieira, Michele G.
    Neto, Egas Henes
    Kastensmidt, Fernanda L.
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 198 - +
  • [45] Iddq fault model generation for BiCMOS and CMOS circuits
    Panic, V
    Milovanovic, D
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 771 - 774
  • [46] Concurrent cell generation and mapping for CMOS logic circuits
    Kaneko, M
    Tian, JL
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 247 - 252
  • [47] Test of CMOS circuits based on its energy consumption
    Ortega, MA
    Rius, J
    Figueras, J
    1996 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1996, : 36 - 40
  • [48] I-DDQ TEST AND DIAGNOSIS OF CMOS CIRCUITS
    ISERN, E
    FIGUERAS, J
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (04): : 60 - 67
  • [49] Test consideration for nanometer-scale CMOS circuits
    Roy, K
    Mak, TM
    Cheng, KTT
    IEEE DESIGN & TEST OF COMPUTERS, 2006, 23 (02): : 128 - 136
  • [50] CIRCUITS FOR PSEUDOEXHAUSTIVE TEST PATTERN GENERATION
    WANG, LT
    MCCLUSKEY, EJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (10) : 1068 - 1080