Test generation for open defects in CMOS circuits

被引:13
|
作者
Devtaprasanna, N. [1 ]
Gunda, A. [2 ]
Krishnamurthy, P. [2 ]
Reddy, S. M. [1 ]
Porneranz, I. [3 ]
机构
[1] Univ Iowa, Dept ECE, Iowa City, IA 52242 USA
[2] LSI Log Corp, Milpitas, CA 95035 USA
[3] Purdue Univ, Sch ECE, W Lafayette, IN 47907 USA
关键词
D O I
10.1109/DFT.2006.62
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Open defects in CMOS circuits require two-pattern tests for detection. Traditionally, the only two-pattern tests included in manufacturing test are those targeting transition delay faults. Such tests, however, do not provide complete coverage of all the open defects. In this paper we propose the use of a unified test set that detects all inline resistance faults which model interconnect open defects and all transistor stuck-open faults which model intra-gate open defects in order to obtain a comprehensive coverage of open defects. We also describe a method of generating the proposed test set using an ATPG program for transition delay faults whose sizes are comparable to transition delay fault based test set.
引用
收藏
页码:41 / +
页数:3
相关论文
共 50 条
  • [21] Analysis and test of resistive-open defects in SRAM pre-charge circuits
    Dilillo, Luigi
    Girard, Patrick
    Pravossoudovitch, Serge
    Virazel, Arnaud
    Bastian, Magali
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (05): : 435 - 444
  • [22] OPEN-CIRCUIT TESTING OF CMOS CIRCUITS
    HURST, SL
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 62 (02) : 161 - 165
  • [23] Hierarchical robust test generation for CMOS circuit stuck-open faults
    Tsiatouhas, Y
    Haniotakis, TH
    Nikolos, D
    Paschalis, A
    Halatsis, C
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1997, 82 (01) : 45 - 60
  • [24] Efficient automatic test pattern generator for stuck-open faults in CMOS combinational circuits
    Lee, Hyung K.
    Ha, Dong S.
    VLSI Design, 1994, 2 (03) : 199 - 207
  • [25] STUCK-OPEN FAULT-DETECTION IN CMOS CIRCUITS USING SINGLE TEST PATTERNS
    MACH, E
    XU, Q
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (11) : 1977 - 1979
  • [26] Fault Modeling and Test Generation for Technology- Specific Defects of Skyrmion Logic Circuits
    Zhou, Ziqi
    Guin, Ujjwal
    Li, Peng
    Agrawal, Vishwani D.
    2022 IEEE 40TH VLSI TEST SYMPOSIUM (VTS), 2022,
  • [27] Fault Simulation and Test Pattern Generation for Cross-gate Defects in FinFET Circuits
    Chiang, Kuan-Ying
    Ho, Yu-Hao
    Chen, Yo-Wei
    Pan, Cheng-Sheng
    Li, James Chien-Mo
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 181 - 186
  • [28] Principles of substrate crosstalk generation in CMOS circuits
    Briaire, J
    Krisch, KS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (06) : 645 - 653
  • [29] EFFICIENT GENERATION OF TESTS FOR COMBINATIONAL CMOS CIRCUITS
    KARPPI, SC
    JOHNSON, BW
    AYLOR, JH
    PROCEEDINGS : THE TWENTY-FIRST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1989, : 684 - 689
  • [30] Test power optimization techniques for CMOS circuits
    Luo, ZY
    Li, XW
    Li, HW
    Yang, SY
    Min, YH
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 332 - 337