Test generation for open defects in CMOS circuits

被引:13
|
作者
Devtaprasanna, N. [1 ]
Gunda, A. [2 ]
Krishnamurthy, P. [2 ]
Reddy, S. M. [1 ]
Porneranz, I. [3 ]
机构
[1] Univ Iowa, Dept ECE, Iowa City, IA 52242 USA
[2] LSI Log Corp, Milpitas, CA 95035 USA
[3] Purdue Univ, Sch ECE, W Lafayette, IN 47907 USA
关键词
D O I
10.1109/DFT.2006.62
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Open defects in CMOS circuits require two-pattern tests for detection. Traditionally, the only two-pattern tests included in manufacturing test are those targeting transition delay faults. Such tests, however, do not provide complete coverage of all the open defects. In this paper we propose the use of a unified test set that detects all inline resistance faults which model interconnect open defects and all transistor stuck-open faults which model intra-gate open defects in order to obtain a comprehensive coverage of open defects. We also describe a method of generating the proposed test set using an ATPG program for transition delay faults whose sizes are comparable to transition delay fault based test set.
引用
收藏
页码:41 / +
页数:3
相关论文
共 50 条
  • [31] Predictive Oscillation Based Test of CMOS circuits
    Suenaga, Kay
    Isern, Eugeni
    Picos, Rodrigo
    Bota, Sebastia
    Roca, Miquel
    Garcia-Moreno, Eugeni
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 55 - +
  • [32] A New Method for IDDT Test of CMOS Circuits
    Nie, Maowen
    Xu, Hongbing
    Zhang, Jian
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1338 - 1341
  • [33] Test consideration for nanometer scale CMOS circuits
    Roy, K
    Mak, TM
    Cheng, KT
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 313 - 315
  • [34] An efficient I-DDQ test generation scheme for bridging faults in CMOS digital circuits
    Chen, TH
    Hajj, IN
    Rudnick, EM
    Patel, JH
    1996 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1996, : 74 - 78
  • [35] Two modeling techniques for CMOS circuits to enhance test generation and fault simulation for bridging faults
    Lee, KJ
    Tang, JJ
    PROCEEDINGS OF THE FIFTH ASIAN TEST SYMPOSIUM (ATS '96), 1996, : 165 - 170
  • [36] SWITEST - A SWITCH-LEVEL TEST-GENERATION SYSTEM FOR CMOS COMBINATIONAL-CIRCUITS
    LEE, KJ
    NJINDA, CA
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (05) : 625 - 637
  • [37] Experimental characterization of CMOS interconnect open defects
    IEEE
    不详
    IEEE Trans Comput Aided Des Integr Circuits Syst, 1600, 1 (123-136):
  • [38] Modeling Open Defects in Nanometric Scale CMOS
    Hariharan, Anant Narayan
    Pontarelli, Salvatore
    Ottavi, Marco
    Lombardi, Fabrizio
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 249 - 257
  • [39] Experimental characterization of CMOS interconnect open defects
    Arumi, Daniel
    Rodriguez-Montanes, Rosa
    Figueras, Joan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (01) : 123 - 136
  • [40] Open defects in CMOS RAM address decoders
    Sachdev, M
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (02): : 26 - 33