Test generation algorithm for QCA circuits targeting novel defects and its corresponding fault models

被引:0
|
作者
Dhare, Vaishali [1 ]
Mehta, Usha [1 ]
机构
[1] Nirma Univ Ahmedabad, Inst Technol, Ahmadabad, Gujarat, India
关键词
Atpg; Defect; Multiple missing cells; Majority voter; Qca; Single stuck at fault; Testability Measures; CELL;
D O I
10.1016/j.micpro.2024.105090
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Considering the scaling limitations of current Complementary Metal Oxide Semiconductor (CMOS) technology, Quantum-dot-Cellular Automata (QCA) is emerging as one of the alternatives. QCA being at the molecular scale, defects are more likely to occur in it. Therefore, substantial development of QCA-oriented defects, its corresponding fault models and test generation is required. In this paper, a test generation algorithm for a QCA combinational circuit is proposed. The FAN (A Fanout Oriented) test generation algorithm is extended for QCA. The proposed Automatic Test Pattern Generator (ATPG) for QCA targets Single Stuck at Fault (SSF) set produced by novel Multiple Missing Cells (MMC) defects. The proposed ATPG is based on the QCA-oriented test generation properties and guided by proposed testability measures. The MCNC benchmark circuits are synthesized into QCA using proposed synthesis algorithms to check the effectiveness of the proposed ATPG. The ATPG is developed using C++and tested on MCNC benchmark circuits. Further, ATPG-generated test vectors are validated at the QCA device level to demonstrate their correctness. The QCA Designer-E tool is used for the device-level implementation of the MCNC benchmark circuit.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] Novel Fault Tolerant QCA Circuits
    Mahmoodi, Yasamin
    Tehrani, Mohammad A.
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 959 - 964
  • [2] Fault Models and Test Generation for OpAmp Circuits—The FFM
    José Vicente Calvano
    Antônio Carneiro de Mesquita Filho
    Vladimir Castro Alves
    Marcelo Soares Lubaszewski
    Journal of Electronic Testing, 2001, 17 : 121 - 138
  • [3] Fault models and test generation for OpAmp circuits - The FFM
    Calvano, JV
    de Mesquita, AC
    Alves, VC
    Lubaszewski, MS
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (02): : 121 - 138
  • [4] Novel test generation algorithm for combination circuits
    Raahemifar, K
    Ahmadi, M
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2000, 10 (1-2) : 27 - 65
  • [5] Test generation for combinational quantum cellular automata (QCA) circuits
    Gupta, Pallav
    Jha, Niraj K.
    Lingappan, Loganathan
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 309 - +
  • [6] Test generation for fault isolation in analog circuits using behavioral models
    Cherubal, S
    Chatterjee, A
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 19 - 24
  • [7] Test Pattern Generator for MV-Based QCA Combinational Circuit Targeting MMC Fault Models
    Dhare, Vaishali
    Mehta, Usha
    IETE JOURNAL OF RESEARCH, 2022, 68 (03) : 1812 - 1822
  • [8] Realistic fault models for defects in electronics circuits
    Renovell, M
    BEC 2004: PROCEEDING OF THE 9TH BIENNIAL BALTIC ELECTRONICS CONFERENCE, 2004, : 33 - 37
  • [9] Fault Modeling and Test Generation for Technology- Specific Defects of Skyrmion Logic Circuits
    Zhou, Ziqi
    Guin, Ujjwal
    Li, Peng
    Agrawal, Vishwani D.
    2022 IEEE 40TH VLSI TEST SYMPOSIUM (VTS), 2022,
  • [10] Fault Simulation and Test Pattern Generation for Cross-gate Defects in FinFET Circuits
    Chiang, Kuan-Ying
    Ho, Yu-Hao
    Chen, Yo-Wei
    Pan, Cheng-Sheng
    Li, James Chien-Mo
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 181 - 186