Test generation algorithm for QCA circuits targeting novel defects and its corresponding fault models

被引:0
|
作者
Dhare, Vaishali [1 ]
Mehta, Usha [1 ]
机构
[1] Nirma Univ Ahmedabad, Inst Technol, Ahmadabad, Gujarat, India
关键词
Atpg; Defect; Multiple missing cells; Majority voter; Qca; Single stuck at fault; Testability Measures; CELL;
D O I
10.1016/j.micpro.2024.105090
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Considering the scaling limitations of current Complementary Metal Oxide Semiconductor (CMOS) technology, Quantum-dot-Cellular Automata (QCA) is emerging as one of the alternatives. QCA being at the molecular scale, defects are more likely to occur in it. Therefore, substantial development of QCA-oriented defects, its corresponding fault models and test generation is required. In this paper, a test generation algorithm for a QCA combinational circuit is proposed. The FAN (A Fanout Oriented) test generation algorithm is extended for QCA. The proposed Automatic Test Pattern Generator (ATPG) for QCA targets Single Stuck at Fault (SSF) set produced by novel Multiple Missing Cells (MMC) defects. The proposed ATPG is based on the QCA-oriented test generation properties and guided by proposed testability measures. The MCNC benchmark circuits are synthesized into QCA using proposed synthesis algorithms to check the effectiveness of the proposed ATPG. The ATPG is developed using C++and tested on MCNC benchmark circuits. Further, ATPG-generated test vectors are validated at the QCA device level to demonstrate their correctness. The QCA Designer-E tool is used for the device-level implementation of the MCNC benchmark circuit.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] Hierarchical test generation for combinational circuits with real defects coverage
    Cibáková, T
    Fischerová, M
    Gramatová, E
    Kuzmicz, W
    Pleskauz, WA
    Raik, J
    Ubar, R
    MICROELECTRONICS RELIABILITY, 2002, 42 (07) : 1141 - 1149
  • [22] APPLICATION OF FAULT FOLDING IN TEST GENERATION FOR LOGIC-CIRCUITS
    LALA, PK
    MISSEN, JI
    DIGITAL PROCESSES, 1978, 4 (02): : 109 - 120
  • [23] System level test generation and fault simulation for VLSI circuits
    Ma, YH
    Sun, YH
    Chen, HY
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 396 - 399
  • [24] Fault Ordering for Automatic Test Pattern Generation of Reversible Circuits
    Wille, Robert
    Zhang, Hongyan
    Drechsler, Rolf
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 29 - 34
  • [25] Development of Basic Fault Model and Corresponding ATPG for Single Input Missing Cell Deposition Defects in Majority Voter of QCA
    Dhare, Vaishali
    Mehta, Usha
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 2354 - 2359
  • [26] NEW HEURISTIC TEST GENERATION ALGORITHM FOR SEQUENTIAL CIRCUITS
    ARIMA, T
    TSUBOYA, M
    AMAMIYA, G
    OKUDA, J
    NEC RESEARCH & DEVELOPMENT, 1975, (36): : 59 - 67
  • [27] A new test generation algorithm for combinational logic circuits
    Liu, XD
    Sun, SH
    ISTM/2001: 4TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 2001, : 953 - 957
  • [28] Distributed genetic algorithm of test generation for digital circuits
    Skobtsov, Y. A.
    El-Khatib, A. I.
    Ivanov, D. E.
    2006 International Baltic Electronics Conference, Proceedings, 2006, : 195 - 198
  • [29] Parallel genetic algorithm of test generation for digital circuits
    Skobtsov, Y. A.
    El-Khatib, A., I
    Ivanov, D. E.
    TCSET 2006: MODERN PROBLEMS OF RADIO ENGINEERING, TELECOMMUNICATIONS AND COMPUTER SCIENCE, PROCEEDINGS, 2006, : 129 - +
  • [30] Boolean function algorithm for test generation for digital circuits
    Liang, YY
    Cao, HB
    Cai, JY
    Huang, YH
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 698 - 701