A low-power soft error tolerant latch scheme

被引:0
|
作者
Tajima, Saki [1 ]
Shi, Youhua [1 ]
Togawa, Nozomu [1 ]
Yanagisawa, Masao [1 ]
机构
[1] Waseda Univ, Shinjuku Ku, Okubo 3-4-1, Tokyo 1698555, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As process technology continues scaling, low power and reliability of integrated circuits are becoming more critical than ever before. Particularly, due to the reduction of node capacitance and operating voltage for low power consumption, it makes the circuits more sensitive to high-energy particles induced soft errors. In this paper, a soft-error tolerant latch called TSPC-SEH is proposed for soft error tolerance with low power consumption. The simulation results show that the proposed TSPC-SEH latch can achieve up to 42% power consumption reduction and 54% delay improvement compared to the existing soft error tolerant SEH and DICE designs.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Low Power Soft Error Tolerant Macro Synchronous Micro Asynchronous (MSMA) Pipeline
    Lodhi, F. K.
    Hasan, S. R.
    Hasan, O.
    Awwad, F.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 602 - 607
  • [42] Low-power and high-speed shift-based multiplier for error tolerant applications
    Malek, Sami
    Abdallah, Sarah
    Chehab, Ali
    Elhajj, Imad H.
    Kayssi, Ayman
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 566 - 574
  • [43] A Novel Low-Power and Soft Error Recovery 10T SRAM Cell
    Liu, Changjun
    Liu, Hongxia
    Yang, Jianye
    MICROMACHINES, 2023, 14 (04)
  • [44] Soft error hardened latch scheme for enhanced scan based delay fault testing
    Ikedai, Takashi
    Namba, Kazuteru
    Ito, Hideo
    DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 282 - 290
  • [45] Low-power digital latch circuit using magnetic logic device
    Qin, Tao
    Cai, Li
    Yang, Xiaokuo
    Zhang, Mingliang
    ELECTRONICS LETTERS, 2015, 51 (22) : 1800 - 1801
  • [46] A New Scheme for Low-Power, Low-Latency, and Interferer-Tolerant Wake-Up Receivers
    Sharemi, Hamid Jafari
    Bakhtiar, Mehrdad Sharif
    IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 : 285 - 288
  • [47] Low-power LANs have low error rates
    Thilmany, J
    MECHANICAL ENGINEERING, 2001, 123 (11) : 18 - +
  • [48] LOW-POWER ERROR CORRECTION ARCHITECTURE FOR SPACE
    MAIER, RJ
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1983, 30 (06) : 4333 - 4338
  • [49] A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch
    Cui, Xiaole
    Zhang, Qixue
    Cui, Xiaoxin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) : 50 - 58
  • [50] An advanced SEU tolerant latch based on error detection
    Hui Xu
    Jianwei Zhu
    Xiaoping Lu
    Jingzhao Li
    Journal of Semiconductors, 2018, (05) : 81 - 84