A low-power soft error tolerant latch scheme

被引:0
|
作者
Tajima, Saki [1 ]
Shi, Youhua [1 ]
Togawa, Nozomu [1 ]
Yanagisawa, Masao [1 ]
机构
[1] Waseda Univ, Shinjuku Ku, Okubo 3-4-1, Tokyo 1698555, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As process technology continues scaling, low power and reliability of integrated circuits are becoming more critical than ever before. Particularly, due to the reduction of node capacitance and operating voltage for low power consumption, it makes the circuits more sensitive to high-energy particles induced soft errors. In this paper, a soft-error tolerant latch called TSPC-SEH is proposed for soft error tolerance with low power consumption. The simulation results show that the proposed TSPC-SEH latch can achieve up to 42% power consumption reduction and 54% delay improvement compared to the existing soft error tolerant SEH and DICE designs.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Soft error interception latch: double node charge sharing SEU tolerant design
    Katsarou, K.
    Tsiatouhas, Y.
    ELECTRONICS LETTERS, 2015, 51 (04) : 330 - 331
  • [32] Low-Power Enhanced Error-Tolerant Adder for Medical Image Processing Subsystems
    Ravichandran, C. G.
    Venkateshbabu, S.
    JOURNAL OF MEDICAL IMAGING AND HEALTH INFORMATICS, 2016, 6 (06) : 1430 - 1434
  • [33] An Enhanced Low-Power High-Speed Adder For Error-Tolerant Application
    Zhu, Ning
    Goh, Wang Ling
    Yeo, Kiat Seng
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 400 - 403
  • [34] Variation-tolerant, low-power, and high endurance read scheme for memristor memories
    V. Ravi
    K. Chitra
    S. R. S. Prabaharan
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 83 - 98
  • [35] Variation-tolerant, low-power, and high endurance read scheme for memristor memories
    Ravi, V.
    Chitra, K.
    Prabaharan, S. R. S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 83 - 98
  • [36] Low Power Latch Design in Near Sub-threshold Region to Improve Reliability for Soft Error
    Sriram, Sandeep
    Nan, Haiqing
    Choi, Ken
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 611 - 614
  • [37] A Low Power Soft Error Hardened Latch with Schmitt-Trigger-Based C-Element
    Tajima, Saki
    Togawa, Nozomu
    Yanagisawa, Masao
    Shi, Youhua
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (07): : 1025 - 1034
  • [38] Design and Analysis of Metastable-Hardened and Soft-Error Tolerant High-Performance, Low-Power Flip-Flops
    Li, David
    Rennie, David
    Chuang, Pierce
    Nairn, David
    Sachdev, Manoj
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 583 - 590
  • [39] SEU Tolerant Latch Based on Error Detection
    She, Xiaoxuan
    Li, N.
    Tong, J.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (01) : 211 - 214
  • [40] Soft Error Filtered and Hardened Latch
    Alidash, Hossein Karimiyan
    Sayedi, Sayed Masoud
    Saidi, Hossein
    Oklobdzija, Vojin G.
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 613 - +