共 50 条
- [33] An Enhanced Low-Power High-Speed Adder For Error-Tolerant Application PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 400 - 403
- [34] Variation-tolerant, low-power, and high endurance read scheme for memristor memories Analog Integrated Circuits and Signal Processing, 2020, 105 : 83 - 98
- [36] Low Power Latch Design in Near Sub-threshold Region to Improve Reliability for Soft Error 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 611 - 614
- [37] A Low Power Soft Error Hardened Latch with Schmitt-Trigger-Based C-Element IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (07): : 1025 - 1034
- [38] Design and Analysis of Metastable-Hardened and Soft-Error Tolerant High-Performance, Low-Power Flip-Flops 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 583 - 590
- [40] Soft Error Filtered and Hardened Latch 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 613 - +